

## **IQS320 DATASHEET**

2 Channel proximity sensing/ single channel proximity sensing with reference tracking controller with Movement and SNR Boost User Interfaces. The device is specifically designed for SAR and other similar high performance proximity sensing requirements. The device features an I<sup>2</sup>C communications interface and the option to run the device in a standalone mode.

#### 1 Device Overview

The IQS320 ProxFusion<sup>®</sup> IC is a self-capacitive sensing device optimised to work in SAR and similar applications that require the detection of very small capacitive changes in a high capacitive load environment. The sensor is fully I<sup>2</sup>C compatible with the ability to operate in a standalone mode. On-chip calculations allow the device to process small movements, and detect the smallest possible changes in capacitance. It is recommended to use the <u>SNR Boost UI</u> in conjunction with the <u>Reference UI</u> in applications with sensitive or critical proximity triggers and high capacitance load environments.

#### 1.1 Main Features

- > Dual channel self-capacitance Sensor
- > 2 External sensor pad connections
- > External sensor options:
  - 2 self-capacitance sensors
  - 1 self-capacitance sensor with a reference tracking sensor
- > Built-in basic functions:
  - Automatic tuning
  - Noise filtering
  - Debounce & Hysteresis
  - High performance in high capacitive load conditions
- > Built-in Signal processing options:
  - Touch/Proximity output
  - Movement User Interface
  - Reference User Interface
  - Signal to Noise Ratio Boost User Interface by means of oversampling (add Reference UI for optimal performance)
- > Design simplicity
  - PC Software for debugging & optimal setup for performance
- > I<sup>2</sup>C communication interface with IRQ/RDY(up to fast plus -1MHz)
- > Event and streaming modes with I<sup>2</sup>C
- > Selectable I<sup>2</sup>C address
- > Standalone output mode
- > Supply Voltage 1.71V to 3.5V
- > Package options
  - WLCSP11 (1.48 x 1.08 x 0.345 mm) interleaved 0.35mm x 0.35mm ball pitch
  - DFN12 (3 x 3 x 0.75 mm) 0.5mm pitch

## 1.2 Applications

- > SAR Safety Sensor
- > Keyboard back-lighting
- > Wireless charger wake-up





## 1.3 Block Diagram



Figure 1.1: Functional Block Diagram





#### **Contents**

| 1 | 1.1<br>1.2<br>1.3                                             | Overview         Main Features          Applications          Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1 1 2                                        |
|---|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| 2 | Hardy<br>2.1<br>2.2<br>2.3<br>2.4<br>2.5                      | Are Connection  WLCSP11 Pin Diagram  DFN12 Pin Diagram  Pin Attributes  Signal Descriptions  Reference Schematic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5<br>5<br>6<br>7                             |
| 3 | 3.1<br>3.2<br>3.3<br>3.4                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 9 9 9                                        |
| 4 | Noise                                                         | Performance 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                            |
| 5 | <b>Timin</b> 5.1 5.2 5.3 5.4 5.5                              | Reset Levels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <b>2</b><br>  2<br>  2                       |
| 6 | ProxF<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.7<br>6.8 | Channel Options Count Secont S | <b>4</b>   4   4   4   4   4   4   4   4   4 |
| 7 | <b>Hardy</b> 7.1 7.2                                          | Charge Transfer Frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <b>7</b><br>  7<br>  8<br>  8                |



## IQ Switch<sup>®</sup> ProxFusion<sup>®</sup> Series



| 8  | Addit               | ional Fea              | atures                         | 19  |
|----|---------------------|------------------------|--------------------------------|-----|
|    | 8.1                 | Referen                | ce UI                          | 19  |
|    | 8.2                 | Moveme                 | ent UI                         | 19  |
|    |                     | 8.2.1                  | Movement Threshold             | 20  |
|    | 8.3                 | SNR Bo                 | ost UI                         | 20  |
|    | 8.4                 |                        | one Mode                       | 20  |
|    | 0.1                 | 8.4.1                  | ATI Indication                 | 20  |
|    | 8.5                 | •                      | og Timer                       | 21  |
|    | 0.5                 | vvaloride              | og tiller                      | ۱ ک |
| 9  | I <sup>2</sup> C In | terface                |                                | 22  |
|    | 9.1                 |                        | lule Specification             | 22  |
|    | 9.2                 | _                      | ress                           | 22  |
|    | 9.3                 |                        |                                |     |
|    |                     |                        | npatibility                    | 22  |
|    | 9.4                 |                        | Map Addressing and Data        | 22  |
|    | 9.5                 |                        | 2                              | 22  |
|    | 9.6                 |                        | nications Window               | 23  |
|    | 9.7                 |                        | saction Timeout                | 23  |
|    | 9.8                 | Termina                | te Communication               | 23  |
|    | 9.9                 | Invalid C              | Communications Return          | 23  |
|    | 9.10                | I <sup>2</sup> C Inter | face                           | 24  |
|    |                     | 9.10.1                 | I <sup>2</sup> C Streaming     | 24  |
|    |                     | 9.10.2                 | I <sup>2</sup> C Event Mode    | 24  |
|    | 9.11                |                        | ode Communication              | 24  |
|    | 0.11                | 9.11.1                 | Events                         | 24  |
|    |                     | 9.11.2                 | Force Communication            | 24  |
|    |                     |                        |                                |     |
|    |                     | 9.11.3                 | Program Flow Diagram           | 26  |
| 10 | Memo                | rv Man I               | Register Descriptions          | 27  |
| 10 | Memic               | n y Iviap i            | register bescriptions          | 21  |
| 11 | Order               | ing Infor              | rmation                        | 29  |
| ٠. | 11.1                | _                      | g Code                         |     |
|    | 11.2                |                        | king                           |     |
|    | 11.2                |                        | · ·                            |     |
|    |                     |                        | WLCSP11 Package                |     |
|    |                     | 11.2.2                 | DFN12 Package Marking Option 1 |     |
|    |                     | 11.2.3                 | DFN12 Package Marking Option 2 | 29  |
|    |                     | 11.2.4                 | DFN12 Package Marking Option 3 | 30  |
| 40 | D                   |                        | let and an                     | 0.4 |
| 12 |                     |                        | elfication                     | 31  |
|    | 12.1                |                        | Outline Description - WLCSP11  | 31  |
|    | 12.2                | _                      | e Outline Description - DFN12  | 32  |
|    | 12.3                | Tape an                | d Reel Specifications          | 33  |
|    |                     |                        |                                |     |
| A  | Memo                | rv Map I               | Descriptions                   | 34  |



### 2 Hardware Connection

## 2.1 WLCSP11 Pin Diagram



Table 2.1: 11-pin WLCSP11 Package

| Pin no. | Signal    |
|---------|-----------|
| A7      | VSS       |
| A5      | SDA/OutA  |
| A3      | VREG      |
| A1      | CRx1/CTx1 |
| В6      | InputA    |
| B4      | Unused    |
| B2      | CRx0/CTx0 |
| C7      | RDY/MCLR  |
| C5      | VDD       |
| C3      | SCL/OutB  |
| C1      | Unused    |

### 2.2 DFN12 Pin Diagram



Table 2.2: 12-pin DFN Package

| Pin no. | Signal    |
|---------|-----------|
| 1       | InputA    |
| 2       | SDA/OutA  |
| 3       | VDD       |
| 4       | VREG      |
| 5       | SCL/OutB  |
| 6       | Unused    |
| 7       | CRx0/CTx0 |
| 8       | NC        |
| 9       | CRx1/CTx1 |
| 10      | Unused    |
| 11      | RDY/MCLR  |
| 12      | VSS       |





## 2.3 Pin Attributes

Table 2.3: Pin Attributes

| Pin     | no.   | Signal name | Signal type | Buffer type | Power source |
|---------|-------|-------------|-------------|-------------|--------------|
| WLCSP11 | DFN12 |             |             |             |              |
| B6      | 1     | InputA      | Digital     |             | VDD          |
| A5      | 2     | SDA/OutA    | Digital     |             | VDD          |
| C5      | 3     | VDD         | Power       | Power       | N/A          |
| A3      | 4     | VREG        | Power       | Power       | N/A          |
| C3      | 5     | SCL/OutB    | Digital     |             | VDD          |
| C1      | 6     | Unused      | -           |             | -            |
| B2      | 7     | CRx0/CTx0   | Analog      |             | VREG         |
| -       | 8     | NC          | -           |             | -            |
| A1      | 9     | CRx1/CTx1   | Analog      |             | VREG         |
| B4      | 10    | Unused      | -           |             | -            |
| C7      | 11    | RDY/MCLR    | Digital     |             | VDD          |
| A7      | 12    | VSS         | Power       | Power       | N/A          |

## 2.4 Signal Descriptions

Table 2.4: Signal Descriptions

| Function                     | Signal name | Pin     | no.   | Pin type <sup>i</sup> | Description                                                                                                           |
|------------------------------|-------------|---------|-------|-----------------------|-----------------------------------------------------------------------------------------------------------------------|
|                              |             | WLCSP11 | DFN12 |                       |                                                                                                                       |
|                              | CRx0/CTx0   | B2      | 7     | IO                    |                                                                                                                       |
| ProxFusion <sup>®</sup>      | CRx1/CTx1   | A1      | 9     | IO                    | ProxFusion <sup>®</sup> channel                                                                                       |
|                              | Unused      | C1      | 6     | -                     |                                                                                                                       |
|                              | InputA      | B6      | 1     | I                     | InputA pad                                                                                                            |
|                              | Unused      | B4      | 10    | -                     | Unused pad                                                                                                            |
| GPIO                         | RDY/MCLR    | C7      | 11    | Ю                     | Active pull-up, 200k resistor to VDD.  Pulled low during POR, and MCLR function enabled by default. VPP input for OTP |
| I <sup>2</sup> C/Digital Out | SDA/OutA    | A5      | 2     | IO                    | I <sup>2</sup> C Data / Digital Output                                                                                |
| 1 O/Digital Out              | SCL/OutB    | C3      | 5     | IO                    | I <sup>2</sup> C Clock / Digital Output                                                                               |
|                              | VDD         | C5      | 3     | Р                     | Power supply input voltage                                                                                            |
| Power                        | VREG        | А3      | 4     | Р                     | Internal regulated supply output                                                                                      |
|                              | VSS         | A7      | 12    | Р                     | Analog/Digital Ground                                                                                                 |

<sup>&</sup>lt;sup>i</sup>Pin Types: I = Input, O = Output, I/O = Input or Output, P = Power



#### 2.5 Reference Schematic



Figure 2.1: DFN12 I<sup>2</sup>C Reference Schematic



Figure 2.2: DFN12 Standalone Reference Schematic







Figure 2.3: WLCSP11 I<sup>2</sup>C Reference Schematic



Figure 2.4: WLCSP11 Standalone Reference Schematic





### 3 Electrical Characteristics

## 3.1 Absolute Maximum Ratings

|                                                      | Min  | Max                     | Unit |
|------------------------------------------------------|------|-------------------------|------|
| Voltage applied at VDD pin to VSS                    | 1.71 | 3.5                     | V    |
| Voltage applied to any ProxFusion® pin               | -0.3 | VREG                    | V    |
| Voltage applied to any other pin (referenced to VSS) | -0.3 | VDD + 0.3<br>(3.5V max) | V    |
| Storage temperature, T <sub>stg</sub>                | -40  | 85                      | °C   |

## 3.2 Recommended Operating Conditions

| Recommended       | d operating conditions                                                                                                        | Min                 | Nom                 | Max              | Unit |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------------------|------|
| VDD               | Supply voltage applied at VDD pin                                                                                             | 1.71                |                     | 3.5              | V    |
| VREG              | Internal regulated supply output for analog domain                                                                            |                     | 1.53                |                  | V    |
| VSS               | Supply voltage applied at VSS pin                                                                                             | 0                   | 0                   | 0                | V    |
| T <sub>A</sub>    | Operating free-air temperature                                                                                                | -40                 | 25                  | 85               | °C   |
| C <sub>VDD</sub>  | Recommended capacitor at VDD                                                                                                  | 2*C <sub>VREG</sub> | 3*C <sub>VREG</sub> |                  | μF   |
| C <sub>VREG</sub> | Recommended external buffer capacitor at VREG, ESR $\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | 2                   | 5                   | 13               | μF   |
| Cx_SELF-VSS       | Maximum capacitance of all external electrodes on all ProxFusion <sup>®</sup> blocks (self-capacitance mode)                  | -                   | -                   | 400              | pF   |
| RCx_SELF          | Series (in-line) resistance of all self capacitance pins in self capacitance mode                                             | O <sup>i</sup>      | 0.47                | 10 <sup>ii</sup> | kΩ   |

## 3.3 ESD Rating

|                                            |                                                                   | Value        | Unit |
|--------------------------------------------|-------------------------------------------------------------------|--------------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>iii</sup> | $\pm \ 2000$ | V    |

 $<sup>^{\</sup>rm i}$ Nominal series resistance of 470 $\Omega$  is recommended to prevent received and emitted EMI effects. Typical resistance also adds additional ESD protection

<sup>&</sup>lt;sup>ii</sup>Series resistance limit is a function of  $f_{xfer}$  and the circuit time constant, RC.  $R_{max} \times C_{max} = \frac{1}{(6xf_{xfer})}$  where "C" is the pin capacitance to Vss.

iii JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as  $\pm 2000$  V may actually have higher performance.





## 3.4 Current Consumption

Sensor Setup: Channels = 2

ATI Base = 80ATI Target = 2600 $F_{xfer} = 875kHz^{i}$ 

Interface Selection: Event mode



Figure 3.1: Sampling Period vs Current Consumption at different SNR Boost Factors

<sup>&</sup>lt;sup>i</sup>The sampling period and current consumption will increase and decrease according to F<sub>xfer</sub>





#### 4 Noise Performance

**Sensor Setup**: Reference tracking = enabled

ATI Base = 80ATI Target = 2600 $F_{xfer} = 875kHz$ Signal = 25fF



Figure 4.1: SNR vs Load Capacitance at various SNR Boost Factors and different Beta coefficients for a 25 fF signal



## 5 Timing and Switching Characteristics

#### 5.1 Reset Levels

Table 5.1: Reset Levels

| Parameter  |                                                     | Min   | Тур   | Max   | Unit |
|------------|-----------------------------------------------------|-------|-------|-------|------|
| $V_{VDD}$  | Power-up/down level (Reset trigger) - slope >100V/s | 1.040 | 1.353 | 1.568 | V    |
| $V_{VREG}$ | Power-up/down level (Reset trigger) - slope >100V/s | 0.945 | 1.122 | 1.304 | V    |

#### 5.2 MCLR Pin Levels and Characteristics

Table 5.2: MCLR Pin Characteristics

| Parameter                |                                         | Conditions | Min       | Тур | Max       | Unit |
|--------------------------|-----------------------------------------|------------|-----------|-----|-----------|------|
| V                        | MCLD Input low level voltage            | VDD = 3.3V | VSS - 0.3 | _   | 1.05      | V    |
| V <sub>IL(MCLR)</sub>    | MCLR Input low level voltage            | VDD = 1.7V | V33 – 0.3 | -   | 0.75      | V    |
| \/                       | MCLD Input high lovel veltage           | VDD = 3.3V | 2.25      |     | VDD + 0.3 | V    |
| V <sub>IH(MCLR)</sub>    | MCLR Input high level voltage           | VDD = 1.7V | 1.05      | -   | VDD + 0.3 | V    |
| R <sub>PU(MCLR)</sub>    | MCLR pull-up equivalent resistor        |            | 180       | 210 | 240       | kΩ   |
| +                        | MCI D input pulse width the trigger     | VDD = 3.3V |           |     | 15        | no   |
| <sup>t</sup> PULSE(MCLR) | MCLR input pulse width – no trigger     | VDD = 1.7V | _         | -   | 10        | ns   |
| t <sub>TRIG(MCLR)</sub>  | MCLR input pulse width – ensure trigger |            | 250       | -   | -         | ns   |



Figure 5.1: MCLR Pin Diagram

## 5.3 Miscellaneous Timings

Table 5.3: Miscellaneous Timings

| Parameter         |                                                            | Min | Тур      | Max  | Unit |
|-------------------|------------------------------------------------------------|-----|----------|------|------|
| f <sub>xfer</sub> | Charge transfer frequency (derived from f <sub>OSC</sub> ) | 42  | 500-1500 | 5000 | kHz  |



## 5.4 Digital I/O Characteristics

Table 5.4: Digital I/O Characteristics

| Paramet            | er                                          | Test<br>Conditions         | Min       | Тур | Max       | Unit |
|--------------------|---------------------------------------------|----------------------------|-----------|-----|-----------|------|
| $V_{OL}$           | SDA/OutA & SCL/OutB Output low voltage      | $I_{sink} = 20mA$          |           |     | 0.3       | V    |
| $V_{OL}$           | RDY/MCLR Output low voltage                 | $I_{sink} = 10mA$          |           |     | 0.15      | V    |
| V <sub>OH</sub>    | Output high voltage                         | I <sub>source</sub> = 20mA | VDD - 0.2 |     |           | V    |
| $V_{IL}$           | Input low voltage                           |                            | VDD * 0.3 |     |           | V    |
| $V_{IH}$           | Input high voltage                          |                            |           |     | VDD * 0.7 | V    |
| C <sub>b_max</sub> | SDA/OutA & SCL/OutB maximum bus capacitance |                            |           |     | 550       | pF   |

## 5.5 I<sup>2</sup>C Characteristics

Table 5.5: I<sup>2</sup>C Characteristics

| Paramet             | er                                                  | Test<br>Conditions | VDD        | Min  | Тур | Max  | Unit |
|---------------------|-----------------------------------------------------|--------------------|------------|------|-----|------|------|
| $f_{SCL}$           | SCL clock frequency                                 |                    | 1.8V, 3.3V |      |     | 1000 | kHz  |
| $t_{\rm HD,STA}$    | Hold time (repeated) START                          |                    | 1.8V, 3.3V | 0.26 |     |      | μS   |
| t <sub>SU,STA</sub> | Setup time for a repeated START                     |                    | 1.8V, 3.3V | 0.26 |     |      | μS   |
| t <sub>HD,DAT</sub> | Data hold time                                      |                    | 1.8V, 3.3V | 0    |     |      | ns   |
| t <sub>SU,DAT</sub> | Data setup time                                     |                    | 1.8V, 3.3V | 50   |     |      | ns   |
| t <sub>SU,STO</sub> | Setup time for STOP                                 |                    | 1.8V, 3.3V | 0.26 |     |      | μS   |
| t <sub>SP</sub>     | Pulse duration of spikes suppressed by input filter |                    | 1.8V, 3.3V | 0    |     | 50   | ns   |



Figure 5.2: I<sup>2</sup>C Mode Timing Diagram





## 6 ProxFusion<sup>®</sup> Module

The IQS320 contains a single ProxFusion<sup>®</sup> module that uses patented technology to measure and process the sensor data.

#### 6.1 Channel Options

The IQS320 is a dual channel self-capacitance sensor intended for SAR and other similar proximity applications.

- > Dual self-capacitance channels
- > Single self capacitance channel with reference channel

#### 6.2 Count

The sensing measurement returns a *count value* for each channel. Count values are inversely proportional to capacitance. The counts are filtered with the SNR Boost UI which oversamples the raw counts to improve the SNR, as such the counts do not reflect the target counts set by the user. The counts are shifted with a DC offset to a counts value of 16383 after an ATI occurs to ensure that measurements with large amounts of oversampling do not encounter numerical overflow.

#### 6.2.1 Max Counts

Each channel is limited to having a count value smaller than the configurable limit (<u>Max counts</u>). If the ATI setting or hardware causes measured count values higher than this, the conversion will be stopped, and the max value will be read for that relevant count value. This max value refers to a single raw measurement before oversampling has been applied.

#### 6.2.2 Linearise Counts

If the <u>Linearise</u> option is set the IQS320 linearises the counts before reporting them. If this option is set the counts are inverted and the <u>Invert</u> bit must be set to invert the channel logic.

#### 6.3 Reference Value/Long-Term Average (LTA)

User interaction is detected by comparing the measured count values to some reference value known as the *LTA*. The LTA of a sensor is slowly updated to track changes in the environment and is not updated during user interaction.

#### 6.3.1 Reseed

Since the *LTA* for a channel is critical for the device to operate correctly, there could be known events or situations which would call for a manual reseed. A reseed takes the latest measured counts, and seeds the *LTA* with this value, therefore updating the value to the latest environment. A reseed command can be given by setting the *Reseed* bit in Table A.16.

#### 6.4 Prox and Touch Thresholds

Each channel has its own independently adjustable *Prox* and *Touch* Thresholds. If the difference between the channel's *Counts* and *LTA* (also referred to as the *Delta* of the *Counts*), exceeds the thresholds, an event will be triggered. Once a channel enters a *Prox* or *Touch* state, the corresponding





flags in the *System Status* register will be updated. The events flags for *Prox* and *Touch* will be triggered on the entry and the exit of an event.

A channel will enter Prox if:

#### **Delta** > **Prox Threshold Counts**

for more than the number of samples specified by *Prox Debounce Enter*. The channel will exit *Prox* if the above condition is not met for more than the number of samples set by *Prox Debounce Exit*.

A channel will enter Touch if:

**Delta** > **Touch Threshold Counts** 

and exit Touch if:

**Delta** < **Touch Threshold Counts** — **Hysteresis Counts** 

Where the Touch Hysteresis Counts is:

Touch Hysteresis Counts  $= \frac{\text{Touch Hysteresis}}{256} \times \text{Touch Threshold Counts}$ 

And the Touch Threshold Counts is:

Let  $k = Post ATI Counts Snapshot \times SNR Boost Factor$ 

$$\mbox{Touch Threshold Counts} = \begin{cases} k \times \frac{\mbox{Touch Threshold}}{256} & \mbox{if } k < 16383 \\ 16383 \times \frac{\mbox{Touch Threshold}}{256} & \mbox{if } k \geq 16383 \end{cases}$$

Settings for the touch and proximity thresholds can be found in Table A.11 and Table A.12.

#### 6.5 Event Timeout

When a proximity or touch event it triggered an event timeout will be fired. When the timeout is reached, a reseed event will occur which will bring the channel out of its proximity and touch events.

Settings for the proximity and touch timeouts can be found in Table A.17.

#### 6.6 Filter Betas

An Infinite Impulse Response(IIR) filter is applied to the digitized raw input for both the counts value and the LTA.

Damping options for the counts filters, LTA filters and movement filters are defined in Table A.14 and Table A.15.

Damping factor = 
$$\frac{\text{Beta}}{256}$$

#### 6.7 Automatic Tuning Implementation (ATI)

The ATI is a sophisticated technology implemented in ProxFusion<sup>®</sup> devices to provide optimal performance over a wide range of sensing electrode capacitances and inductance, without modification of external components.





The choice of ATI parameters has a significant impact on channel performance. The ATI algorithm is responsible for selecting each channel's dividers, multipliers and compensation.

When the *ATI Mode* in the *ATI Setup* register is set to 'Full', the *Coarse Fractional Divider*, *Fine Fractional Divider*, *Coarse Fractional Multiplier* and *Fine Fractional Multiplier* fields in the *ATI Multipliers* and *Dividers* register are set by the ATI algorithm using the value in the *ATI Base* register as an input to the algorithm. The coarse parameters are set before the fine parameters. Generally, a lower base value will increase sensitivity.

Each channel's *Compensation Value* and *Compensation Divider* in the channel's *Compensation* register are set by the ATI algorithm using the *ATI Resolution Factor* in the *ATI Setup* register. A higher resolution factor will generally increase sensitivity.

When an ATI is triggered, the algorithm will first adjust the dividers and multipliers so that the counts are as close to the *ATI Base* as possible. The *Compensation Value* and *Compensation Divider* are then adjusted until the counts are as close as possible to the ATI Target, where:

## ATI Target = (Counts after dividers and multipliers have been set) $\times$ (ATI Resolution Factor / 16)

In certain cases it is desirable to fix some or all of the dividers and multipliers at design time. For these cases, the *ATI Mode* can be set to 'ATI from Fine Fractional Divider', 'ATI from Compensation Divider' or 'Compensation Only'.

For inductive measurements, the *Compensation Value* should be minimised and the *Compensation Divider* should be maximised or disabled. This is achieved by setting the *ATI Resolution Factor* to '16' with ATI enabled, or disabling ATI and setting both the *Compensation Value* and *Compensation Divider* to '0'.

It is recommended to set the *ATI Mode* to 'Full' and to allow the ATI algorithm to select the dividers, multipliers and compensation.

#### 6.8 Automatic Re-ATI

#### 6.8.1 Description

Re-ATI will be triggered if certain conditions are met. One of the most important features of the Re-ATI is that it allows easy and fast recovery from an incorrect ATI, such as when performing ATI during user interaction with the sensor. This could cause the wrong ATI Compensation to be configured, since the user affects the capacitance of the sensor. A Re-ATI would correct this. It is recommended to always have this enabled. When a Re-ATI is performed the <u>ATI Event</u> status bit will be set. It is cleared when read by the master through I<sup>2</sup>C.

#### 6.8.2 Conditions for Re-ATI to Activate

A Re-ATI is performed when the reference of a channel drifts outside of the acceptable range which is determined by a snapshot of the counts from the last ATI event. The boundaries where Re-ATI occurs for the channels are adjustable in registers listed in Table A.8.

### Re-ATI Boundary = LTA snapshot $\pm$ ATI Band

Where the ATI Band is computed by the following:





Small ATI Band =  $(\frac{1}{16} \times ATI TARGET \times SNR Boost Factor)$ 

Large ATI Band =  $(\frac{1}{8} \times ATI TARGET \times SNR Boost Factor)$ 

Note that I<sup>2</sup>C communications are disabled for the duration of the ATI process.

#### 6.8.3 ATI Error

After the ATI algorithm is performed, a check is done to see if there was any error with the algorithm. An ATI error is reported if the following is true for any channel after the ATI has completed:

> Counts are outside the Re-ATI Boundary upon completion of the ATI algorithm

If any of these conditions are met, the corresponding error flag will be set (<u>ATI Error</u>). The flag status is only updated again when a new ATI algorithm is performed.

A Re-ATI will not be automatically triggered if an ATI Error occurs. If an ATI Error occurs the master should manually trigger a Re-ATI using the Re-ATI bit in Table A.16. Sampling will, however, continue with the suboptimal ATI parameters. There is no indication of an ATI error in standalone mode.

#### 7 Hardware Settings

Settings specific to hardware and the ProxFusion® Module charge transfer characteristics can be changed.

Only certain parameters are described below. The other hardware parameters are not discussed as they should only be adjusted under guidance of Azoteg support engineers.

#### 7.1 Charge Transfer Frequency

The charge transfer frequency ( $f_{xfer}$ ) is set using the *Conversion Frequency Fraction* and *Conversion Frequency Period* fields in the *Conversion Frequency Setup* register. For high resistance sensors, it might be needed to decrease  $f_{xfer}$ .

It is recommended to always set the *Conversion Frequency Fraction* to '127' and to select the conversion frequency with the *Conversion Frequency Period*.

The *Dead Time Enable* option in the <u>Prox Input and Control</u> register must be considered when setting the conversion frequency. Dead time should always be enabled for capacitance measurements, and disabled for inductive measurements.

The charge transfer frequency is calculated with the following equations with the *Conversion Frequency Fraction* set to 127:

Dead time disabled:

$$f_{xfer} = \frac{f_{osc}}{2 \times period + 2}$$

Dead time enabled:

$$f_{xfer} = \frac{r_{osc}}{2 \times period + 3}$$





For  $F_{OSC}$  = 14MHz, a fixed conversion frequency fraction of 127 and dead time enabled, the following values of the conversion frequency period are recommended and will result in the indicated conversion frequency:

> 1: 2MHz

> 5: 1MHz

> 6: 875kHz

> 12: 500kHz

> 17: 350kHz

> 26: 250kHz

> 53: 125kHz

#### 7.2 Reset

#### 7.2.1 Reset Indication

After a reset, the <u>Reset Event</u> bit will be set by the system to indicate the reset event occurred. This bit will clear when the master sets the (<u>ACK Reset</u>). If it becomes set again, the master will know a reset has occurred, and can react appropriately.

#### 7.2.2 Software Reset

The IQS320 can be reset by means of an I<sup>2</sup>C command (*Soft Reset*).

#### 7.2.3 Hardware Reset

The MCLR/RDY pin (active LOW) can be used to hard reset the device when outside an I<sup>2</sup>C communication window by pulling the pin low. For more details see Section 5.2.



#### 8 Additional Features

#### 8.1 Reference UI

The IQS320 implements a Reference Tracking User Interface (Reference UI).

A reference channel adjusts the counts of the primary sensing channel by subtracting the change in counts of the reference channel from the counts of the primary sensing channel. The change in counts of the reference channel is calculated by taking a snapshot of the LTA of the reference channel after the device completes an ATI routine and subtracting the counts of the reference channel from the snapshot.

The Reference UI is able to reduce the effects of sensor drift due to temperature. The Reference UI also has the ability to reduce noise that is common to both sensing and reference channels which improves the signal to noise ratio. The reference UI performs best when used in conjunction with the SNR Boost UI

There is a reference scaling multiplier and divider which will allow the user to compensate for any differences in the amount of drift between the sensing and the reference channel.

$$\textbf{Counts}_{\textbf{Adjusted}} = \textbf{Counts} - (\textbf{Counts}_{\textbf{Ref}} - \textbf{Counts}_{\textbf{Ref LTA Snapshot}}) \times \frac{\textbf{Multiplier}_{\textbf{Ref}}}{\textbf{Divider}_{\textbf{Ref}}}$$

The reference channel sensor should be exposed to the same conditions and capacitive loads as the sensing channel, and the user should not be able to affect the counts of the reference channel.

When reference tracking is enabled, Channel 0 is the dedicated sensing channel and Channel 1 is the dedicated reference channel as illustrated in figure 8.1. Channel 0 and Channel 1 can be configured to be either CRx0/CTx0 or CRx1/CTx1.



Figure 8.1: Example hardware schematic for Reference UI with 100pF load capacitor.

#### 8.2 Movement UI

The IQS320 implements a Movement User Interface (Movement UI).

When a touch condition is entered and no movement is detected on the channel the channel will reseed once the touch timeout timer timeout is reached and the touch condition will be exited. Any movement will cause the timeout timer to reset, thereby keeping the channel in a touch condition.





The movement is calculated by subtracting a filtered version of the counts from the counts of the channel, which yields a pseudo-gradient function representing the movement. The damping factor used to calculate the movement can be set in Table A.15. A higher value will increase the sensitivity of the movement detector.

#### 8.2.1 Movement Threshold

A movement event is triggered when the movement exceeds the movement threshold. Similar to the proximity threshold, the movement threshold uses debouncing to enter and exit a movement event. The movement settings can be found in table A.13.

#### 8.3 SNR Boost UI

The IQS320 implements a Signal to Noise Ratio Boost User Interface (SNR Boost UI).

The signal to noise ratio is drastically improved by oversampling which decreases the quantisation noise while increasing the sampling resolution of the signal. Oversampling the signal will increase the sampling time and current consumption of the device. There is also a decrease in dynamic resolution at High SNR Boost Factors.

The SNR boost factor setting controls how many times the signal should be oversampled. SNR boost is disabled by setting the SNR boost factor to a value of 1. SNR boost factor values larger than 50 are not recommended.

#### 8.4 Standalone Mode

The IQS320 is able to run in a standalone mode.

In standalone mode, InputA is used to toggle the touch event timeout. The timeout can be disabled by connecting InputA to VDD. If InputA is connected to VDD then the touch condition will never timeout and the device will remain in touch until the counts are no longer within the touch threshold. Connecting InputA to VSS will enable the touch event timeout. When the touch event timeout is reached, the LTA on that channel will reseed causing the channel to come out of the touch event<sup>i</sup>.

The I<sup>2</sup>C lines are used as digital outputs in standalone mode. SDA/OutA is a push-pull active high output and SCL/OutB is an open-drain active low output. These outputs will be active if a touch event occurs.

In standalone mode, an I<sup>2</sup>C ready window will occur once on startup to allow the user to enter an I<sup>2</sup>C debugging mode where ther user can access the settings and stream data as if in I<sup>2</sup>C streaming mode. To enter the debugging mode, write 0xC0 to register <u>0x70</u> in the startup window. The device can be set back into standalone mode from the I<sup>2</sup>C debugging mode and will retain any settings written to it.<sup>ii</sup>

#### 8.4.1 ATI Indication

ATI indication can be enabled on the IQS320 device in standalone mode. SDA/OutA and SCL/OutB will be active while an ATI is active. An ATI event will always occur on startup which will indicate that the device is powered on. This can be enabled or disabled by writing to the ATI indication bit in <u>0x70</u>.

<sup>&</sup>lt;sup>i</sup>Do not leave InputA in a floating state.

<sup>&</sup>lt;sup>ii</sup>After the device exits debugging mode, a reset or power cycle is required to start another debugging session







Figure 8.2: Power On Sequence Specification with ATI indication enabled



Figure 8.3: Power On Sequence Specification with ATI indication disabled

| Timing Parameter | Nominal | Tolerance | Unit |
|------------------|---------|-----------|------|
| Initialisation   | 10.0    | -         | ms   |
| Setup            | 361.5   | -         | ms   |
| Debug window     | 208.5   | -         | ms   |
| ATI              | 220.0   | ±20       | ms   |

## 8.5 Watchdog Timer

The IQS320 implements a hardware watchdog timer. The watchdog timer is set to expire after 255ms if not kicked and will trigger a software reset upon expiration.

During  $I^2C$  communication the watchdog timer is reset whenever a read or write occurs. Therefore, if the master initiates communication by sending an  $I^2C$  START condition and does not complete the  $I^2C$  transaction then after 255ms the IQS320 will reset.

The I<sup>2</sup>C transaction is completed either when an I<sup>2</sup>C STOP notification is sent by the master or when the master ends the communication as described in Section 9.8.





#### 9 I<sup>2</sup>C Interface

## 9.1 I<sup>2</sup>C Module Specification

The device supports a standard two wire I<sup>2</sup>C interface with the addition of a RDY (ready interrupt) line. The RDY pin also serves as a Master Clear (MCLR) and can be used to hard reset the device (Section 7.2.3). Byte level clock stretching is allowed. The communications interface of the IQS320 supports the following:

- > Fast-mode-plus standard I<sup>2</sup>C up to 1MHz.
- > Streaming data as well as event mode.
- > The provided interrupt line (RDY) is an open-drain active low implementation and indicates a communication window.

The IQS320 implements 8-bit addressing with 2 bytes at each address.

#### 9.2 I<sup>2</sup>C Address

The 7-bit device address is 0x47 ('01000111') with an alternate address which is 0x48 ('01001000'). The full address byte for address 0x47 will thus be 0x8F (read) or 0x8E (write) and the full address byte for address 0x48 will thus be 0x91 (read) or 0x90 (write)<sup>i</sup>.

The device will check if InputA is set to VSS or VDD<sup>ii</sup>. If it is set to VSS it will choose to use address 0x47 and if it is set to VDD then it will choose to use address 0x48. This check is only performed on start up and the state of InputA will not affect the device address after startup.

## 9.3 I<sup>3</sup>C Compatibility

This device is not compatible with an I<sup>3</sup>C bus due to clock stretching allowed for data retrieval.

#### 9.4 Memory Map Addressing and Data

The memory map implements 8-bit addressing. Data is formatted as 16-bit words meaning that two bytes are stored at each address. For example, address 0x10 will provide two bytes. The next two bytes read will be from address 0x11.

The 16-bit data is sent in little endian byte order (least significant byte first).

#### 9.5 RDY/IRQ

The communication has an open-drain active-LOW RDY signal to inform the master that updated data is available. It is optimal for the master to use this as an interrupt input and initiate  $I^2C$  reads accordingly.

The RDY line allows the master MCU to be woken from low-power/sleep when user presence is detected by the touch device. It is recommended that the RDY be placed on an interrupt-on-pin-change input on the master.

<sup>&</sup>lt;sup>i</sup>The device will also acknowledge an I<sup>2</sup>C address of 0x46 for address 0x47 and 0x49 for address 0x48. Writing to this address will cause the IQS320 to enter a low level debugging mode and should not be done under normal operating conditions. Therefore, both 0x47 and 0x46 or 0x48 and 0x49 are reserved on the I<sup>2</sup>C bus when using the IQS320.

iiDo not leave InputA in a floating state.





On the IQS320 the RDY line also serves as an MCLR pin. MCLR functionality is described in Section 7.2.3.

#### 9.6 Communications Window

When the device has data for the master, it will pull the RDY line LOW. This indicates that the device has opened its *communications window* and is expecting the master to address it. When the communication window is closed the RDY line is released. For information on when the communications window is closed see section 9.8.

Transfer of data between the master and slave must occur during the communications window (RDY is LOW). If the master wishes to initiate communication, a *Force Communications Request* must be made, after which the master should wait for the slave to pull RDY LOW before attempting to read or write. Section 9.11.2 describes the *Force Communications Request* sequence.

#### 9.7 I<sup>2</sup>C Transaction Timeout

If the communication window is not serviced within the  $I^2C$  timeout period (in milliseconds), the session is ended (RDY goes HIGH) and processing continues as normal. This allows the system to continue and keep reference values up to date even if the master is not responsive. However, the corresponding data will be missed/lost. The default  $I^2C$  timeout period is set to 200ms and can be adjusted in register  $\underline{0x72}$ . The  $I^2C$  transaction timeout period should be set between 2ms and 230ms. The  $I^2C$  transaction timeout is measured from the start of the communications window (RDY goes LOW).

Once communication between the master and the IQS320 has begun (START condition on I<sup>2</sup>C lines), the I<sup>2</sup>C transaction timeout is disabled leaving the watchdog timer in control. For more information on the behavior of the device under these conditions see Section 8.5.

#### 9.8 Terminate Communication

A standard I<sup>2</sup>C STOP will close the current communication window.

If the stop bit disable bit ( $\underline{Stop\ Bit\ Disable}$ ) is set, the device will not respond to a standard I<sup>2</sup>C STOP. The communication window must be terminated using the end communications command (0xFF) shown in figure 9.1.



Figure 9.1: Force Stop Communication Sequence

#### 9.9 Invalid Communications Return

The device will give an invalid communication response (0xEE) under the following conditions:

> The host is trying to read from a memory map register that does not exist.





> The host is trying to read from the device outside of a communication window (i.e. while RDY = high)

#### 9.10 I<sup>2</sup>C Interface

The IQS320 has 2 Interface Types, as described in the sections below.

### 9.10.1 I<sup>2</sup>C Streaming

 $I^2C$  Streaming mode refers to constant data reporting at the relevant sampling period specified in register 0x71.

#### 9.10.2 I<sup>2</sup>C Event Mode

The device can be set up to bypass the communication window when no activity is sensed (Event mode). This is usually enabled since the master does not want to be interrupted unnecessarily during every cycle if no activity occurred. The communication will resume (RDY will indicate available data) if an enabled event occurs.

#### 9.11 Event Mode Communication

For event mode to function correctly the following requirements must be met:

- > Required events must first be enabled from the *Events Enable* register.
- > Enabled events must be serviced by reading from the <u>System Status</u> register (0x10) to ensure all event flags are cleared. If these flags are not cleared continuous reporting (RDY interrupts) will persist after every conversion cycle similar to streaming mode.

#### 9.11.1 Events

Events can be individually enabled to trigger communication, bit definitions can be found in System Status.

Using the *Events Enable* register the following events can be enabled:

Table 9.1: Events Descriptions

| Event     | Trigger Condition                                                     |
|-----------|-----------------------------------------------------------------------|
| ATI Error | There has been an error during the ATI process                        |
| ATI Event | ATI has been triggered                                                |
| Movement  | There has been a transition of the movement state for either channels |
| Touch     | There has been a transition of the touch state for either channels    |
| Prox      | There has been a transition of the prox state for either channels     |

#### 9.11.2 Force Communication

In streaming mode, the IQ320 I<sup>2</sup>C will provide Ready (RDY) windows at intervals specified by the power mode sampling period. Ideally, communication with the IQS320 should only be initiated in a RDY window. A communication request described in the figure below will force a RDY window to open. In event mode RDY windows are only provided when an event is reported. A RDY window





must be requested to write or read settings outside of this provided window. The time between the communication request and the opening of a RDY window ( $t_{wait}$ ) is typically less than 0.5ms. iii

Communications has a higher priority than sampling on the IQS320. If forced communications occurs while the data is being sampled, the current data sample will be discarded and the previous sample will be retained. The period between force communications should be an integer multiple or longer than the sampling rate.

The communication request sequence is shown in figure 9.2.



Figure 9.2: Force Communication Sequence

iiiOnly applicable for *Default Configuration 200* 



## 9.11.3 Program Flow Diagram

The program flow for event mode communication is shown in figure 9.3.



Figure 9.3: Program Flow Diagram





## 10 Memory Map Register Descriptions

| Address                                   | Data (16bit)                                    | Notes          |
|-------------------------------------------|-------------------------------------------------|----------------|
| 0x00 - 0x09                               | Version details                                 | See Table A.1  |
| Read Only                                 | System Information                              |                |
| 0x10                                      | Systems Status                                  | See Table A.2  |
| 0x11                                      | Channel 0 Filtered Counts                       |                |
| 0x12                                      | Channel 1 Filtered Counts                       |                |
| 0x13                                      | Channel 0 LTA                                   |                |
| 0x14                                      | Channel 1 LTA                                   |                |
| 0x15                                      | Channel 0 Movement                              |                |
| 0x16                                      | Channel 1 Movement                              | 16-bit value   |
| 0x17                                      | Channel 0 Pre Reference Tracking                | 10 bit value   |
| 0x18                                      | Channel 1 Pre Reference Tracking                |                |
| 0x19                                      | Channel 0 Raw                                   |                |
| 0x1A                                      | Channel 1 Raw                                   |                |
| 0x1B                                      | Channel 0 Post ATI Snapshot                     |                |
| 0x1C                                      | Channel 1 Post ATI Snapshot                     |                |
| Read/Write                                | Sensor 0 Setup                                  |                |
| 0x20                                      | Sensor Setup 0                                  | See Table A.3  |
| 0x21                                      | Conversion Frequency Setup                      | See Table A.4  |
| 0x22                                      | Prox Control                                    | See Table A.5  |
| 0x23                                      | Timing Generator Control & Prox Input           | See Table A.6  |
| 0x24                                      | Inactive Rxs & Calibration Capacitor Selection  | See Table A.7  |
| 0x25                                      | ATI Setup                                       | See Table A.8  |
| 0x26                                      | ATI Base                                        | 16-bit value   |
| 0x27                                      | ATI Multipliers and Dividers                    | See Table A.9  |
| 0x28                                      | ATI Compensation                                | See Table A.10 |
| Read/Write                                | Sensor 1 Setup                                  |                |
| 0x30                                      | Sensor Setup 0                                  | See Table A.3  |
| 0x31                                      | Conversion Frequency Setup                      | See Table A.4  |
| 0x32                                      | Prox Control                                    | See Table A.5  |
| 0x33                                      | Timing Generator Control & Prox Input           | See Table A.6  |
| 0x34                                      | Pad Control and Calibration Capacitor Selection | See Table A.7  |
| 0x35                                      | ATI Setup                                       | See Table A.8  |
| 0x36                                      | ATI Base                                        | 16-bit value   |
| 0x37                                      | ATI Multipliers Selection                       | See Table A.9  |
| 0x38                                      | ATI Compensation                                | See Table A.10 |
| Read/Write                                | Channel 0 Setup                                 |                |
| 0x40                                      | Prox Settings                                   | See Table A.11 |
| 0x41                                      | Touch Settings                                  | See Table A.12 |
| 0x42                                      | Movement Settings                               | See Table A.13 |
| Read/Write                                | Channel 1 Setup                                 |                |
| 0x50                                      | Prox Settings                                   | See Table A.11 |
| 0x51                                      | Touch Settings                                  | See Table A.12 |
| 0x52                                      | Movement Settings                               | See Table A.13 |
| Read/Write                                | Filter Betas                                    |                |
| 0x60 Counts Filter Beta & LTA Filter Beta |                                                 | See Table A.14 |
| 0x61                                      | LTA Fast Filter Beta & Movement Beta            | See Table A.15 |
| 0x62                                      | Fast Filter Band                                | 16 bit value   |
| Read/Write                                | System Control                                  |                |
| 0x70                                      | System Control                                  | See Table A.16 |





| 0x71       | Sampling Period                      | 16-bit value (ms)<br>Range: 0 - 3000 |
|------------|--------------------------------------|--------------------------------------|
| 0x72       | I <sup>2</sup> C Transaction Timeout | 16 bit value (ms)<br>Range: 2 - 230  |
| 0x73       | Event Timeouts                       | See Table A.17                       |
| 0x74       | Events Enable & SNR Boost Factor     | See Table A.18                       |
| 0x75       | Reference Scaling                    | See Table A.19                       |
| Read/Write | I <sup>2</sup> C Low Level Settings  |                                      |
| 0x80       | I <sup>2</sup> C Setup               | See Table A.20                       |



## 11 Ordering Information

## 11.1 Ordering Code

| IC NAME               | IQS320 | = | IQS320 |                               |
|-----------------------|--------|---|--------|-------------------------------|
| DEFAULT CONFIGURATION | 777    | = | 100    | I <sup>2</sup> C              |
| DEFAULT CONFIGURATION | ZZZ    | = | 200    | I <sup>2</sup> C <sup>i</sup> |
| PACKAGE TYPE          | nn     | = | CS     | WLCSP-11 package              |
| PACKAGE TIPE          | pp     | = | DN     | DFN-12 package                |
| BULK PACKAGING        | h      | _ | D      | WLCSP-11 Reel (3000pcs/reel)  |
| BULK PACKAGING        | b      | = | R      | DFN-12 Reel (6000pcs/reel)    |

ZZZ

ppb

**IQS320** 

Figure 11.1: Order Code Description

## 11.2 Top Marking

#### 11.2.1 WLCSP11 Package



#### 11.2.2 DFN12 Package Marking Option 1



#### 11.2.3 DFN12 Package Marking Option 2



<sup>&</sup>lt;sup>i</sup>Improved force communications response time





## 11.2.4 DFN12 Package Marking Option 3

IQS3ed pppxx

Product Name ppp = product code xx = batchcode



## 12 Package Specification

## 12.1 Package Outline Description - WLCSP11





Figure 12.1: WLCSP (1.48x1.08) - 11 Package Outline Visual Description

Table 12.1: WLCSP (1.48x1.08) - 11 Package Outline Visual Description (mm)

| Dimension | Min   | Nom       | Max   |
|-----------|-------|-----------|-------|
| А         | 0.303 | 0.345     | 0.387 |
| A1        | 0.076 | 0.090     | 0.104 |
| A2        | 0.227 | 0.255     | 0.283 |
| D         | 1.46  | 1.48      | 1.50  |
| E         | 1.06  | 1.08      | 1.10  |
| D1        |       | 1.05 BSC  |       |
| E1        |       | 0.700 BSC |       |
| b         | 0.136 | 0.160     | 0.184 |
| е         |       | 0.350 BSC |       |



## 12.2 Package Outline Description - DFN12



Figure 12.2: DFN (3x3)-12 Package Outline Visual Description

Table 12.2: DFN (3x3)-12 Package Outline Visual Description (mm)

| Dimension | Min   | Nom       | Max   |
|-----------|-------|-----------|-------|
| Α         | 0.700 | 0.750     | 0.800 |
| A1        | 0.000 |           | 0.050 |
| A2        |       | 0.203 REF |       |
| D         | 2.95  | 3.00      | 3.05  |
| Е         | 2.95  | 3.00      | 3.05  |
| D1        | 2.35  | 2.40      | 2.45  |
| E1        | 1.65  | 1.70      | 1.75  |
| J         |       | 2.50 REF  |       |
| L         | 0.400 | 0.450     | 0.500 |
| b         | 0.180 | 0.230     | 0.280 |
| е         |       | 0.500 BSC |       |



## 12.3 Tape and Reel Specifications

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

Reel Width (W1)

#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**



Figure 12.3: Tape and Reel Specification

Table 12.3: Tape and reel Specifications

| Package Type | Pins | Reel Diameter (mm) | Reel<br>Width<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------|--------------------|-----------------------|------------|------------|------------|------------|-----------|------------------|
| WLCSP11      | 11   | 179                | 8.4                   | 1.35       | 1.75       | 0.5        | 4          | 8         | Q2               |
| DFN12        | 12   | 330                | 12.4                  | 3.3        | 3.3        | 1.1        | 8          | 12        | Q1               |





### A Memory Map Descriptions

**Please note:** The value of all Read-Write bits marked as Reserved, unless otherwise specified, can be set to 0 or 1 depending on customer's preference.

Table A.1: Version Information

| Register: | 0x00 - 0x09              |                             |           |            |              |
|-----------|--------------------------|-----------------------------|-----------|------------|--------------|
| Address   | Catergory                | Name                        | Value     | Order Code |              |
| 0x00      |                          | Product Number              | 1304      |            |              |
| 0x01      |                          | Major Version               | 1         |            |              |
| 0x02      | Application Version Info | Minor Version               | 0         | 100        |              |
| 0.002     | Application Version into | WILLOT VELSION              | 1         | 200        |              |
| 0x03      |                          | Patch Number (commit hash)  | Reserved  |            |              |
| 0x04      |                          |                             | ricscrvca |            | 16-bit value |
| 0x05      |                          | Library Number              | Reserved  |            |              |
| 0x06      |                          | Major Version               | Reserved  |            |              |
| 0x07      | ROM Library Version Info | Minor Version               | Reserved  |            |              |
| 80x0      |                          | Patch Number (commit hash)  | Reserved  |            |              |
| 0x09      |                          | r aton Number (commit nash) |           |            |              |

Table A.2: System Status

| Register      | :             | UXIU                 |              |             |                      |              |             |               |                |              |               |              |                        |                |               |
|---------------|---------------|----------------------|--------------|-------------|----------------------|--------------|-------------|---------------|----------------|--------------|---------------|--------------|------------------------|----------------|---------------|
| Bit15         | Bit14         | Bit13                | Bit12        | Bit11       | Bit10                | Bit9         | Bit8        | Bit7          | Bit6           | Bit5         | Bit4          | Bit3         | Bit2                   | Bit1           | Bit0          |
| Res-<br>erved | Res-<br>erved | CH1<br>Move-<br>ment | CH1<br>Touch | CH1<br>Prox | CH0<br>Move-<br>ment | CH0<br>Touch | CH0<br>Prox | Res-<br>erved | Reset<br>Event | ATI<br>Error | ATI<br>Active | ATI<br>Event | Move-<br>ment<br>Event | Touch<br>Event | Prox<br>Event |

## > Bit 13-8: CHx Touch/Prox/Movement

#### **For CHx Movement**

0...40

- 0: CHx not in Movement
- 1: CHx in Movement

#### For CHx Touch

- 0: CHx not in Touch
- 1: CHx in Touch

#### For CHx Prox

- 0: CHx not in Prox
- 1: CHx in Prox
- > Bit 6: Reset Event
  - 0: No Reset Event occurred
  - 1: Reset Event occurred
- > Bit 5: ATI Error
  - 0: No ATI Error occurred
  - 1: ATI Error occurred
- > Bit 4: ATI Active
  - 0: No ATI routine active
  - 1: ATI routine active
- > Bit 3: ATI Event
  - 0: No ATI Event occurred
  - 1: ATI Event occurred
- > Bit 2: Movement Event
  - 0: No Movement Event occurred
  - 1: Movement Event occurred
- > Bit 1: Touch Event
  - 0: No Touch Event occurred
  - 1: Touch Event occurred
- > Bit 0: Prox Event
  - 0: No Prox Event occurred
  - 1: Prox Event occurred





#### Table A.3: Sensor Setup 0

| Register: |              | 0x20, 0x     | 30    |       |       |      |      |      |      |      |      |                              |        |                |                          |
|-----------|--------------|--------------|-------|-------|-------|------|------|------|------|------|------|------------------------------|--------|----------------|--------------------------|
| Bit15     | Bit14        | Bit13        | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3                         | Bit2   | Bit1           | Bit0                     |
| 0         | CalCap<br>Rx | CalCap<br>Tx | 0     | 0     | 0     | CTx1 | CTx0 |      | Rese | rved |      | Move-<br>ment<br>En-<br>able | Invert | Dual<br>Direct | Linear-<br>ise<br>Counts |

#### > Bit 14: CalCap Rx

0: CalCap Rx not selected

1: CalCap Rx selected

#### > Bit 13: CalCap Tx

0: CalCap Tx not selected

• 1: CalCap Tx selected

#### > Bit 9-8: **CTxx**

0: CTxx disabled

1: CTxx enabled

#### > Bit 2: Movement Enable

0: Movement disabled

1: Movement enabled

#### > Bit 2: Invert

• 0: Do not invert channel logic

• 1: Invert channel logic

#### > Bit 1: Dual Direction

• 0: Single direction thresholds

• 1: Dual direction thresholds

#### > Bit 0: Linearise Counts

• 0: Do not Linearise counts

1: Linearise counts

#### Table A.4: Conversion Frequency Setup

| Register: |       | 0x21, 0x | 31           |            |       |      |      |      |      |      |            |            |       |      |      |
|-----------|-------|----------|--------------|------------|-------|------|------|------|------|------|------------|------------|-------|------|------|
| Bit15     | Bit14 | Bit13    | Bit12        | Bit11      | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4       | Bit3       | Bit2  | Bit1 | Bit0 |
|           |       | Cor      | nversion Fre | equency Pe | riod  |      |      |      |      | Con  | ersion Fre | quency Fra | ction |      |      |

#### > Bit 15-8: Conversion Frequency Period

Range: 0 - 127

#### > Bit 7-0: **Conversion Frequency Fraction**

Range: 0 - 127

#### Table A.5: Prox Control

| Register | :           | 0x22, 0x | :32        |       |       |         |          |       |        |      |      |      |      |      |      |
|----------|-------------|----------|------------|-------|-------|---------|----------|-------|--------|------|------|------|------|------|------|
| Bit15    | Bit14       | Bit13    | Bit12      | Bit11 | Bit10 | Bit9    | Bit8     | Bit7  | Bit6   | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| 0        | 0v5<br>Dis- | 0        | Cs<br>Size | 0     | 0     | S/H Bia | s Select | Max ( | Counts | 0    | 0    | 0    | 0    | 0    | 0    |

#### > Bit 14: **0v5 Discharge**

0: Disabled

• 1: Enabled

#### > Bit 12: **Cs Size**

• 0: Use 40pF Cs

• 1: Use 80pF Cs

#### > Bit 9-8: S/H Bias Select

00: 2μA

• 01: 5μA

• 10: 7μA

11: 10μA

#### > Bit 7-6: Max Counts

00: 1023

• 01: 2047

• 10: 4095 (recommended)

• 11: 16383





#### Table A.6: Timing Generator Control & Prox Input

| Register: |       | 0x23, 0x | 33    |                              |       |      |      |      |                             |               |      |      |      |      |      |
|-----------|-------|----------|-------|------------------------------|-------|------|------|------|-----------------------------|---------------|------|------|------|------|------|
| Bit15     | Bit14 | Bit13    | Bit12 | Bit11                        | Bit10 | Bit9 | Bit8 | Bit7 | Bit6                        | Bit5          | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| 0         | 0     | 0        | 0     | Calibration<br>Cap<br>Select | 0     | Rx1  | Rx0  | 1    | Dead<br>Time<br>En-<br>able | Res-<br>erved | 0    | 0    | 0    | 1    | 1    |

#### > Bit 11: Calibration Capacitor Select

0: Calibration Capacitor enabled

1: Calibration Capacitor disabled

#### > Bit 9-8: **Rxx**

0: Rxx Disabled

1: Rxx Enabled

#### > Bit 6: Dead Time Enable

0: Dead Time Disabled

• 1: Dead Time Enabled

#### Table A.7: Inactive Rxs & Calibration Capacitor Selection

| Register: |       | 0x24, 0x | 34    |       |       |      |      |      |             |           |      |      |         |       |      |
|-----------|-------|----------|-------|-------|-------|------|------|------|-------------|-----------|------|------|---------|-------|------|
| Bit15     | Bit14 | Bit13    | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6        | Bit5      | Bit4 | Bit3 | Bit2    | Bit1  | Bit0 |
|           |       |          | Rese  | erved |       |      |      |      | Calibration | Capacitor |      |      | Inactiv | e Rxs |      |

#### > Bit 7-4: Calibration Capacitor

Calibration Capacitor size = 0.5pF × Calibration Capacitor

Max value = 7 (Calibration Capacitor size = 3.5pF)

#### > Bit 3-0: Inactive Rxs

Selects state of CX's when not in use

0x00: Floating0x05: Bias voltage0x0A: VSS

0x0F: VREG

#### Table A.8: ATI Setup

| Re | egister: |       | 0x25, 0x3 | 35    |       |             |             |      |      |      |      |      |             |      |          |      |
|----|----------|-------|-----------|-------|-------|-------------|-------------|------|------|------|------|------|-------------|------|----------|------|
| В  | it15     | Bit14 | Bit13     | Bit12 | Bit11 | Bit10       | Bit9        | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3        | Bit2 | Bit1     | Bit0 |
|    |          |       |           |       |       | ATI Resolut | tion Factor |      |      |      |      |      | ATI<br>Band |      | ATI Mode |      |

#### > Bit 15-4: ATI Resolution Factor

Range: 0-4095

#### > Bit 3: ATI Band

0: Small ATI Band

• 1: Large ATI Band

#### > Bit 2-0: ATI Mode

000: Disabled

001: Compensation Only

010: ATI from Compensation Divider011: ATI from Fine Fractional Divider

• 100: Full

#### Table A.9: ATI Multipliers and Dividers

| Register: |                    | 0x27, 0x | 37     |             |         |      |      |               |             |      |      |        |            |         |      |
|-----------|--------------------|----------|--------|-------------|---------|------|------|---------------|-------------|------|------|--------|------------|---------|------|
| Bit15     | Bit14              | Bit13    | Bit12  | Bit11       | Bit10   | Bit9 | Bit8 | Bit7          | Bit6        | Bit5 | Bit4 | Bit3   | Bit2       | Bit1    | Bit0 |
|           | actional<br>iplier |          | Fine F | ractional E | Divider |      | Co   | arse Fraction | onal Multip | ier  |      | Coarse | Fractional | Divider |      |

#### Table A.10: Compensation

| Register: |       | 0x28, 0x3  | 38     |       |               |      |      |      |      |       |         |      |      |      |      |
|-----------|-------|------------|--------|-------|---------------|------|------|------|------|-------|---------|------|------|------|------|
| Bit15     | Bit14 | Bit13      | Bit12  | Bit11 | Bit10         | Bit9 | Bit8 | Bit7 | Bit6 | Bit5  | Bit4    | Bit3 | Bit2 | Bit1 | Bit0 |
|           | Comp  | ensation D | ivider |       | Res-<br>erved |      |      |      |      | Compe | nsation |      |      |      |      |





#### Table A.11: Prox Settings

| Register |          | 0x40, 0x   | 50    |       |           |            |      |      |      |      |         |         |      |      |      |
|----------|----------|------------|-------|-------|-----------|------------|------|------|------|------|---------|---------|------|------|------|
| Bit15    | Bit14    | Bit13      | Bit12 | Bit11 | Bit10     | Bit9       | Bit8 | Bit7 | Bit6 | Bit5 | Bit4    | Bit3    | Bit2 | Bit1 | Bit0 |
|          | Prox Deb | ounce Exit |       |       | Prox Debo | unce Enter |      |      |      |      | Prox Th | reshold |      |      |      |

#### > Bit 15-12: Prox Debounce Exit

- 0: Prox Debounce Exit disabled
- Number of debounce conversions on Prox Exit (4-bit value)

#### > Bit 11-8: Prox Debounce Enter

- 0: Prox Debounce Enter disabled
- Number of debounce conversions on Prox Enter (4-bit value)

#### > Bit 7-0: Prox Threshold

8 bit value

## Table A.12: Touch Settings

| Register: |       | 0x41, 0x | 51      |           |       |      |      |      |      |      |         |          |      |      |      |
|-----------|-------|----------|---------|-----------|-------|------|------|------|------|------|---------|----------|------|------|------|
| Bit15     | Bit14 | Bit13    | Bit12   | Bit11     | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4    | Bit3     | Bit2 | Bit1 | Bit0 |
|           |       |          | Touch H | ysteresis |       |      |      |      |      |      | Touch T | hreshold |      |      |      |

#### > Bit 15-12: Touch Hysteresis

Range: 0-255

#### > Bit 7-0: Touch Threshold

Range: 0-255

#### Table A.13: Movement Settings

| Register |           | 0x42, 0x                                  | 52    |       |       |      |      |      |      |      |          |           |      |      |      |
|----------|-----------|-------------------------------------------|-------|-------|-------|------|------|------|------|------|----------|-----------|------|------|------|
| Bit15    | Bit14     | Bit13                                     | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4     | Bit3      | Bit2 | Bit1 | Bit0 |
| M        | ovement D | ent Debounce Exit Movement Debounce Enter |       |       |       |      |      |      |      |      | Movement | Threshold |      |      |      |

#### > Bit 15-12: Movement Debounce Exit

- 0000: Movement Debounce Exit disabled
- Number of debounce conversions on Movement Exit (4-bit value)

#### > Bit 11-8: Movement Debounce Enter

- 0000: Movement Debounce Enter disabled
- Number of debounce conversions on Movement Enter (4-bit value)

#### > Bit 7-0: **Movement Threshold**

8 bit value

#### Table A.14: Counts Filter Beta & LTA Filter Beta

| Register: |       | 0x60  |       |       |       |      |      |      |      |      |       |        |      |      |      |
|-----------|-------|-------|-------|-------|-------|------|------|------|------|------|-------|--------|------|------|------|
| Bit15     | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4  | Bit3   | Bit2 | Bit1 | Bit0 |
|           |       |       | LTA   | Beta  |       |      |      |      |      |      | Count | s Beta |      |      |      |

#### Table A.15: LTA Fast Filter Beta & Movement Beta

| Register: |       | 0x61  |       |          |       |      |      |      |      |      |        |         |      |      |      |
|-----------|-------|-------|-------|----------|-------|------|------|------|------|------|--------|---------|------|------|------|
| Bit15     | Bit14 | Bit13 | Bit12 | Bit11    | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4   | Bit3    | Bit2 | Bit1 | Bit0 |
|           |       |       | Movem | ent Beta |       |      |      |      |      |      | LTA Fa | st Beta |      |      |      |





#### Table A.16: System Control

| Register: |       | 0x70  |       |       |       |      |      |                        |                         |          |         |        |            |               |              |
|-----------|-------|-------|-------|-------|-------|------|------|------------------------|-------------------------|----------|---------|--------|------------|---------------|--------------|
| Bit15     | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7                   | Bit6                    | Bit5     | Bit4    | Bit3   | Bit2       | Bit1          | Bit0         |
|           |       |       | Rese  | erved |       |      |      | ATI<br>indic-<br>ation | Track<br>Refer-<br>ence | Interfac | се Туре | Reseed | Re-<br>ATI | Soft<br>Reset | ACK<br>Reset |

#### > Bit 7: ATI Indication

0: ATI indication disbaled

1: ATI indication enabled

#### > Bit 6: Reference Tracking

0: Reference tracking disbaled

1: Reference tracking enabled

#### > Bit 5-4: Interface Selection

10: Standalone

• 01: I<sup>2</sup>C Events

• 00: I<sup>2</sup>C Streaming

#### > Bit 3: Reseed

0: No Reseed

• 1: Trigger Reseed

#### > Bit 2: **Re-ATI**

0: No Re-ATI

1: Trigger Re-ATI

## > Bit 1: Soft Reset

0: No Soft Reset

1: Trigger Soft Reset> Bit 0: ACK Reset

0: No ACK Reset

1: ACK Reset

#### Table A.17: Event Timeouts

| Register. |       | UX/3  |           |            |       |      |      |      |      |      |           |            |      |      |      |
|-----------|-------|-------|-----------|------------|-------|------|------|------|------|------|-----------|------------|------|------|------|
| Bit15     | Bit14 | Bit13 | Bit12     | Bit11      | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4      | Bit3       | Bit2 | Bit1 | Bit0 |
|           |       |       | Prox Ever | nt Timeout |       |      |      |      |      |      | Touch Eve | nt Timeout |      |      |      |

#### > Bit 15-8: Prox Event Timeout

• Prox Event Timeout = Prox Event Timeout × 512ms

Set to 0 to disable

Maximum value: 127

#### > Bit 7-0: **Touch Event Timeout**

Touch Event Timeout = Touch Event Timeout × 512ms

Set to 0 to disable

Maximum value: 127





#### Table A.18: Events Enable & SNR Boost Factor

| Register: |       | 0x74  |         |           |       |      |      |      |      |              |      |              |                        |                |               |
|-----------|-------|-------|---------|-----------|-------|------|------|------|------|--------------|------|--------------|------------------------|----------------|---------------|
| Bit15     | Bit14 | Bit13 | Bit12   | Bit11     | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5         | Bit4 | Bit3         | Bit2                   | Bit1           | Bit0          |
|           |       |       | SNR Boo | st Factor |       |      |      | 0    | 0    | ATI<br>Error | 0    | ATI<br>Event | Move-<br>ment<br>Event | Touch<br>Event | Prox<br>Event |

> Bit 15-8: SNR Boost Factor

Recommended values: 1-50

> Bit 5: ATI Error Mask

0: ATI error disabled

1: ATI error enabled

> Bit 3: ATI Event Mask

0: ATI event disabled

1: ATI event enabled

> Bit 2: Movement Event Mask

• 0: Movement event disabled

• 1: Movement event enabled

> Bit 1: Touch Event Mask

• 0: Touch event disabled

1: Touch event enabled

> Bit 0: Prox Event Mask0: Prox event disabled

1: Prox event enabled

#### Table A.19: Reference Scaling

| Register: |       | 0x75  |           |           |       |      |      |      |      |      |           |            |      |      |      |
|-----------|-------|-------|-----------|-----------|-------|------|------|------|------|------|-----------|------------|------|------|------|
| Bit15     | Bit14 | Bit13 | Bit12     | Bit11     | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4      | Bit3       | Bit2 | Bit1 | Bit0 |
|           |       |       | Reference | e Divider |       |      |      |      |      |      | Reference | Multiplier |      |      |      |

> Bit 15-8: Reference Multiplier

> Bit 7-0: Reference Divider

#### Table A.20: I2C Settings

| Register |       | 0x80  |       |       |       |      |       |      |      |      |      |      |      |                              |                             |
|----------|-------|-------|-------|-------|-------|------|-------|------|------|------|------|------|------|------------------------------|-----------------------------|
| Bit15    | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8  | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1                         | Bit0                        |
|          |       |       |       |       |       | Rese | erved |      |      |      |      |      |      | R/W<br>Check<br>Dis-<br>able | Stop<br>Bit<br>Dis-<br>able |

> Bit 1: Read/Write Check Disable

• 0: Read/Write Check enable

• 1: Read/Write Check disabled

> Bit 0: Stop Bit Disable

0: Stop Bit enabled

1: Stop Bit disabled





#### **Contact Information**

|                     | USA                                                          | Asia                                                                                                             | South Africa                                      |
|---------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| Physical<br>Address | 11940 Jollyville<br>Suite 120-S<br>Austin<br>TX 78759<br>USA | Room 501A, Block A<br>T-Share International Centre<br>Taoyuan Road, Nanshan District<br>Shenzhen, Guangdong, PRC | 1 Bergsig Avenue<br>Paarl<br>7646<br>South Africa |
| Postal<br>Address   | 11940 Jollyville<br>Suite 120-S<br>Austin<br>TX 78759<br>USA | Room 501A, Block A<br>T-Share International Centre<br>Taoyuan Road, Nanshan District<br>Shenzhen, Guangdong, PRC | PO Box 3534 Paarl 7620 South Africa               |
| Tel                 | +1 512 538 1995                                              | +86 755 8303 5294<br>ext 808                                                                                     | +27 21 863 0033                                   |
| Email               | info@azoteq.com                                              | info@azoteq.com                                                                                                  | info@azoteq.com                                   |

Visit www.azoteq.com for a list of distributors and worldwide representation.

Patents as listed on www.azoteq.com/patents-trademarks/ may relate to the device or usage of the device.

Azoteq<sup>®</sup>, Crystal Driver<sup>®</sup>, IQ Switch<sup>®</sup>, ProxSense<sup>®</sup>, ProxFusion<sup>®</sup>, LightSense<sup>™</sup>, SwipeSwitch<sup>™</sup>, and the logo are trademarks of Azoteq.

The information in this Datasheet is believed to be accurate at the time of publication. Azoteq uses reasonable effort to maintain the information up-to-date and accurate, but does not warrant the accuracy, completeness or reliability of the information contained herein. All content and information are provided on an "as is" basis only, without any representations or warranties, express or implied, of any kind, including representations about the suitability of these products or information for any purpose. Azoteq disclaims all warranties and conditions with regard to these products and information, including but not limited to all implied warranties and conditions of merchantability, fitness for a particular purpose, title and non-infringement of any third party intellectual property rights. Azoteq assumes no liability for any damages or injury arising from any use of the information or the product or caused by, without limitation, failure of performance, error, omission, interruption, defect, delay in operation or transmission, even if Azoteq has been advised of the possibility of such damages. The applications mentioned herein are used solely for the purpose of illustration and Azoteq makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Azoteg products are not authorized for use as critical components in life support devices or systems. No licenses to patents are granted, implicitly, express or implied, by estoppel or otherwise, under any intellectual property rights. In the event that any of the abovementioned limitations or exclusions does not apply, it is agreed that Azoteq's total liability for all losses, damages and causes of action (in contract, tort (including without limitation, negligence) or otherwise) will not exceed the amount already paid by the customer for the products. Azoteq reserves the right to alter its products, to make corrections, deletions, modifications, enhancements, improvements and other changes to the content and information, its products, programs and services at any time or to move or discontinue any contents, products, programs or services without prior notification. For the most up-to-date information and binding Terms and Conditions please refer to www.azoteq.com.