# LPDDR2 SDRAM 8M x 16 Bit x 8 Banks LPDDR2 SDRAM # **Feature** - JEDEC LPDDR2-S4B compliance - HSUL\_12 interface (High Speed Unterminated Logic 1.2V) - Power supply: - $V_{DD1} = 1.7 \text{ to } 1.95V$ - $V_{DD2}$ , $V_{DDCA}$ , $V_{DDQ} = 1.14$ to 1.3V - 4n prefetch architecture - Multiplexed, double data rate, command/address inputs; commands entered on every CK edge - Bidirectional/differential data strobe per byte of data (DQS\_t/DQS\_c) - Programmable read latency (RL) and write latency (WL) - Programmable burst lengths (BL): 4, 8, 16 - Pre-bank refresh for concurrent operation - Partial Array Self Refresh (PASR) - Temperature Compensated Self Refresh (TCSR) by built-in temperature sensor - Deep Power Down mode (DPD) - Programmable Driver Strength (DS) - Clock stop capability # **Ordering Information** | Product ID | Max Freq.<br>(MHz) | Data Rate<br>(Mb/s/pin) | RL | WL | V <sub>DD1</sub> / V <sub>DD2</sub> ,<br>V <sub>DDCA</sub> , V <sub>DDQ</sub> | Package | Comments | |---------------------|--------------------|-------------------------|----|----|-------------------------------------------------------------------------------|--------------|----------| | M54D1G1664A-1.8BKIG | 533 | 1066 | 8 | 4 | | 134 ball BGA | Pb-free | | M54D1G1664A-2.5BKIG | 400 | 800 | 6 | 3 | 1.8V / 1.2V | | | | M54D1G1664A-3BKIG | 333 | 667 | 5 | 2 | | | | Publication Date: Feb. 2020 Revision: 1.1 1/131 ### LPDDR2 SDRAM Addressing | Items | 1Gb (64Mb x16) | |---------------------------|----------------| | Device Type | S4 | | Number of Banks | 8 | | Bank Addresses | BA0-BA2 | | t <sub>REFI</sub> (us) *2 | 7.8 | | Row Addresses | R0-R12 | | Column Addresses*1 | C0-C9 | #### Notes: - 1. The least-significant column address C0 is not transmitted on the CA bus, and is implied to be zero. - 2. $t_{REFI}$ values for all bank refresh is within temperature specification ( $T_{CASE} \le 85^{\circ}C$ ). - 3. Row and Column Address values on the CA bus that are not used are "don't care". # **Block Diagram** Publication Date: Feb. 2020 Revision: 1.1 2/131 # **BALL CONFIGURATION (TOP VIEW)** (BGA 134 Ball, 10mmx11.5mmx1.0mm Body, 0.65mm Ball Pitch) # **Ball Descriptions** | Ball Name | Туре | Function | |-------------|--------|-------------------------------------------------------------------------------------------------| | | | Clock: CK_t and CK_c are differential clock inputs. All Double Data Rate (DDR) CA inputs are | | | | sampled on both positive and negative edge of CK_t. Single Data Rate (SDR) inputs, CS_n | | CK + CK o | loout | and CKE, are sampled at the positive Clock edge. | | CK_t, CK_c | Input | Clock is defined as the differential pair, CK_t and CK_c. The positive Clock edge is defined by | | | | the crosspoint of a rising CK_t and a falling CK_c. The negative Clock edge is defined by the | | | | crosspoint of a falling CK_t and a rising CK_c. | | | | Clock Enable: CKE HIGH activates and CKE LOW deactivates internal clock signals and | | CKE | loout | therefore device input buffers and output drivers. Power savings modes are entered and exited | | CKE | Input | through CKE transitions. CKE is considered part of the command code. CKE is sampled at the | | | | positive Clock edge. | | 00 | lanut | Chip Select: CS_n is considered part of the command code and CS_n is sampled at the | | CS_n | Input | positive Clock edge. | | [O.e.]AO | lmmiit | DDR Command/Address Inputs: Uni-directional command/address bus inputs. | | CA[n:0] | Input | CA is considered part of the command code. | | DQ[n:0] | I/O | Data Inputs/Output: Bi-directional data bus. n=15 for 16 bits DQ. | | | | Data Strobe (Bi-directional, Differential): | | | | The data strobe is bi-directional (used for read and write data) and differential (DQS_t and | | DQS[n:0]_t, | 1/0 | DQS_c). It is output with read data and input with write data. DQS_t is edge-aligned to read | | DQS[n:0]_c | I/O | data and centered with write data. | | | | DQS0_t and DQS0_c correspond to the data on DQ0 - DQ7; DQS1_t and DQS1_c to the data | | | | on DQ8 - DQ15. | | | | Input Data Mask: | | | | DM is the input mask signal for write data. Input data is masked when DM is sampled HIGH | | DM(~:01 | lnnu4 | coincident with that input data during a Write access. DM is sampled on both edges of DQS_t. | | DM[n:0] | Input | Although DM is for input only, the DM loading shall match the DQ and DQS_t (or DQS_c). | | | | DM0 is the input data mask signal for the data on DQ0-7, DM1 is the input data mask signal | | | | for the data on DQ8-15. | Publication Date: Feb. 2020 Revision: 1.1 4/131 | Ball Name | Туре | Function | |-----------------|--------|----------------------------------------------------------------------------------------| | VDD1 | Supply | Core power supply 1: Core power supply. | | VDD2 | Supply | Core power supply 2: Core power supply | | VDDCA | Supply | Input Receiver Power Supply: Power supply for CA[n:0], CKE, CS_n, CK_t, and CK_c input | | VDDCA | Зирріу | buffers. | | VDDQ | Supply | I/O Power Supply: Power supply for Data input/output buffers. | | \/DEE(CA) | Cupply | Reference Voltage for CA Command and Control Input Receiver: Reference voltage for | | VREF(CA) Supply | | all CA[n:0], CKE, CS_n, CK_t, and CK_c input buffers. | | VREF(DQ) | Supply | Reference Voltage for DQ Input Receiver: Reference voltage for all Data input buffers. | | VSS | Supply | Ground. | | VSSCA | Supply | Ground for Input Receivers. | | VSSQ | Supply | I/O Ground. | | ZQ | I/O | Reference Pin for Output Drive Strength Calibration. | | NC / DNU | - | No Connection / Do Not Use | Notes: Data includes DQ and DM. Publication Date: Feb. 2020 Revision: 1.1 5/131 # **Electrical Specifications** # **Absolute Maximum DC Ratings** Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------------------------------------|------------------------------------|------|------|------------------------|-------| | V <sub>DD1</sub> supply voltage relative to V <sub>SS</sub> | $V_{DD1}$ | -0.4 | +2.3 | V | 1 | | V <sub>DD2</sub> supply voltage relative to V <sub>SS</sub> | $V_{DD2}$ | -0.4 | +1.6 | V | 1 | | V <sub>DDCA</sub> supply voltage relative to V <sub>SSCA</sub> | $V_{DDCA}$ | -0.4 | +1.6 | V | 1, 2 | | V <sub>DDQ</sub> supply voltage relative to V <sub>SSQ</sub> | $V_{DDQ}$ | -0.4 | +1.6 | V | 1, 3 | | Voltage on any ball relative to V <sub>SS</sub> | V <sub>IN</sub> , V <sub>OUT</sub> | -0.4 | +1.6 | V | | | Storage Temperature | T <sub>STG</sub> | -55 | +125 | $^{\circ}\!\mathbb{C}$ | 4 | #### Notes: - 1. See "Power Ramp" section. - 2. $V_{REFCA} \leq 0.6 \text{ x } V_{DDCA}$ ; however, $V_{REFCA}$ may be $\geq V_{DDCA}$ provided that $V_{REFCA} \leq 300 \text{mV}$ . - 3. $V_{REFDQ} \leq 0.6 \text{ x } V_{DDQ}$ ; however, $V_{REFDQ}$ may be $\geq V_{DDQ}$ provided that $V_{REFDQ} \leq 300 \text{mV}$ . - 4. Storage Temperature is the case surface temperature on the center/top side of the LPDDR2 device. For the measurement conditions, please refer to JESD51-2 standard. # **AC & DC Operating Conditions** ### **Recommended DC Operating Conditions** Operation or timing that is not specified is illegal, and after such an event, in order to guarantee proper operation, the LPDDR2 Device must be powered down and then restarted through the specialized initialization sequence before normal operation can continue. | Symbol | Min | Тур | Max | Power Supply | Unit | |------------|------|-----|------|--------------------|------| | $V_{DD1}$ | 1.7 | 1.8 | 1.95 | Core power 1 | V | | $V_{DD2}$ | 1.14 | 1.2 | 1.3 | Core power 2 | V | | $V_{DDCA}$ | 1.14 | 1.2 | 1.3 | Input buffer power | V | | $V_{DDQ}$ | 1.14 | 1.2 | 1.3 | I/O buffer power | V | Notes: $V_{DD1}$ uses significantly less power than $V_{DD2}$ . Publication Date: Feb. 2020 Revision: 1.1 6/131 ### **Input Leakage Current** | Parameter / Condition | Symbol | Min | Max | Unit | Note | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|------|------| | Input Leakage current For CA, CKE, CS_n, CK_t, CK_c Any input $0V \le V_{IN} \le V_{DDCA}$ (All other pins not under test = $0V$ ) | lι | -2 | 2 | uA | 1 | | V <sub>REF</sub> supply leakage current<br>V <sub>REFDQ</sub> = V <sub>DDQ</sub> /2 or V <sub>REFCA</sub> = V <sub>DDCA</sub> /2<br>(All other pins not under test = 0V) | $I_{VREF}$ | -1 | 1 | uA | 2 | #### Notes: - 1. Although DM is for input only, the DM leakage shall match the DQ and DQS\_t/DQS\_c output leakage specification. - 2. The minimum limit requirement is for testing purposes. The leakage current on V<sub>REFCA</sub> and V<sub>REFCA</sub> pins should be minimal. ### **Operating Temperature Range** | Parameter / Condition | Symbol | Rating | Unit | |-----------------------|-------------------|------------|------------------------| | Standard | T <sub>CASE</sub> | -40 to +85 | $^{\circ}\!\mathbb{C}$ | #### Notes: - 1. Operating temperature is the case surface temperature on the center/top side of the LPDDR2 device. For the measurement conditions, please refer to JESD51-2 standard. - 2. Either the device case temperature rating or the temperature sensor may be used to set an appropriate refresh rate, determine the need for AC timing derating and/or monitor the operating temperature. When using the temperature sensor, the actual device case temperature may be higher than the $T_{CASE}$ rating that applies for the Operating Temperature Range. For example, $T_{CASE}$ may be above 85 $^{\circ}$ C when the temperature sensor indicates a temperature of less than 85 $^{\circ}$ C. Publication Date: Feb. 2020 Revision: 1.1 7/131 # **AC and DC Input Measurement Levels** ### AC and DC Logic Input Levels for Single-Ended Signals # Single-Ended AC and DC Input Levels for CA and CS\_n Inputs | Symbol | Parameter | Val | Unit | Note | | |------------------------|------------------------------------------|--------------------------|--------------------------|------|------| | Symbol | raiametei | Min | Max | Onit | Note | | V <sub>IHCA(AC)</sub> | AC input logic high | V <sub>REF</sub> + 0.220 | Note 2 | V | 1,2 | | V <sub>ILCA(AC)</sub> | AC input logic low | Note 2 | V <sub>REF</sub> - 0.220 | V | 1,2 | | V <sub>IHCA(DC)</sub> | DC input logic high | V <sub>REF</sub> + 0.130 | $V_{DDCA}$ | V | 1 | | V <sub>ILCA(DC)</sub> | DC input logic low | V <sub>SSCA</sub> | V <sub>REF</sub> - 0.130 | V | 1 | | V <sub>REFCA(DC)</sub> | Reference Voltage for CA and CS_n inputs | 0.49 * V <sub>DDCA</sub> | 0.51 * V <sub>DDCA</sub> | V | 3,4 | #### Notes: - 1. For CA and CS\_n input only pins. $V_{REF} = V_{REFCA(DC)}$ . - 2. See "Overshoot and Undershoot Specifications" section. - The ac peak noise on V<sub>REFCA</sub> may not allow V<sub>REFCA</sub> to deviate from V<sub>REFCA(DC)</sub> by more than +/-1% V<sub>DDCA</sub> (for reference: approx. +/- 12 mV). - 4. For reference: approx. V<sub>DDCA</sub>/2 +/- 12 mV. ### Single-Ended AC and DC Input Levels for CKE | Symbol | Parameter | Min | Max | Unit | Note | |--------------------|----------------------|-------------------------|-------------------------|------|------| | V <sub>IHCKE</sub> | CKE Input High Level | 0.8 * V <sub>DDCA</sub> | Note 1 | V | 1 | | V <sub>ILCKE</sub> | CKE Input Low Level | Note 1 | 0.2 * V <sub>DDCA</sub> | V | 1 | Note: See "Overshoot and Undershoot Specifications" section. ### Single-Ended AC and DC Input Levels for DQ and DM | Cumbal | Downward. | Va | l locit | Note | | |------------------------|-------------------------------------|--------------------------|--------------------------|------|------| | Symbol | Parameter | Min | Max | Unit | Note | | V <sub>IHDQ(AC)</sub> | AC input logic high | V <sub>REF</sub> + 0.220 | Note 2 | V | 1,2 | | V <sub>ILDQ(AC)</sub> | AC input logic low | Note 2 | V <sub>REF</sub> - 0.220 | V | 1,2 | | V <sub>IHDQ(DC)</sub> | DC input logic high | V <sub>REF</sub> + 0.130 | $V_{DDQ}$ | V | 1 | | V <sub>ILDQ(DC)</sub> | DC input logic low | V <sub>SSQ</sub> | V <sub>REF</sub> - 0.130 | V | 1 | | V <sub>REFDQ(DC)</sub> | Reference Voltage for DQ, DM inputs | 0.49 * V <sub>DDQ</sub> | 0.51 * V <sub>DDQ</sub> | V | 3,4 | #### Notes: - 1. For DQ input only pins. $V_{REF} = V_{REFDQ(DC)}$ . - 2. See "Overshoot and Undershoot Specifications" section. - 3. The ac peak noise on V<sub>REFDQ</sub> may not allow V<sub>REFDQ</sub> to deviate from V<sub>REFDQ(DC)</sub> by more than +/-1% V<sub>DDQ</sub> (for reference: approx. +/- 12 mV). - 4. For reference: approx. V<sub>DDQ</sub>/2 +/- 12 mV. Publication Date: Feb. 2020 Revision: 1.1 8/131 ### **V<sub>REF</sub> Tolerances** The DC tolerance limits and AC noise limits for the reference voltages $V_{REFCA}$ and $V_{REFDQ}$ are illustrated in the Figure below. It shows a valid reference voltage $V_{REF}(t)$ as a function of time. ( $V_{REF}$ stands for $V_{REFCA}$ and $V_{REFDQ}$ likewise). $V_{DD}$ stands for $V_{DDCA}$ for $V_{REFCA}$ and $V_{DDQ}$ for $V_{REFDQ}$ . $V_{REF(DC)}$ is the linear average of $V_{REF}(t)$ over a very long period of time (e.g. 1 sec) and is specified as a fraction of the linear average of $V_{DDQ}$ or $V_{DDCA}$ also over a very long period of time (e.g. 1 sec). This average has to meet the min/max requirements in Table of "Single-Ended AC and DC Input Levels for CA and CS\_n Inputs". Furthermore $V_{REF}(t)$ may temporarily deviate from $V_{REF}(DC)$ by no more than +/- 1% $V_{DD}$ . $V_{REF}(t)$ cannot track noise on $V_{DDQ}$ or $V_{DDCA}$ if this would send $V_{REF}(t)$ outside these specifications. #### Figure of Illustration of V<sub>REF</sub> DC tolerance and V<sub>REF</sub> AC noise limits The voltage levels for setup and hold time measurements $V_{IH(AC)}$ , $V_{IH(DC)}$ , $V_{IL(AC)}$ and $V_{IL(DC)}$ are dependent on $V_{REF}$ . $V_{REF}$ DC variations affect the absolute voltage a signal must reach to achieve a valid high or low level, as well as the time from which setup and hold times are measured. When $V_{REF}$ is outside these specified levels, devices will function correctly with appropriate timing deratings as long as: $V_{REF}$ is maintained between 0.44 x $V_{DDQ}$ (or $V_{DDCA}$ ) and 0.56 x $V_{DDQ}$ (or $V_{DDCA}$ ) and so long as the controller achieves the required single-ended AC and DC input levels from instantaneous $V_{REF}$ (see the Tables of "Single-Ended AC and DC Input Levels for CA and CS\_n Inputs" and "Single-Ended AC and DC Input Levels for DQ and DM") Therefore, system timing and voltage budgets need to account for $V_{REF}$ deviations outside of this range. This also clarifies that the LPDDR2 setup/hold specification and derating values need to include time and voltage associated with $V_{REF}$ AC noise. Timing and voltage effects due to AC noise on $V_{REF}$ up to the specified limit (+/-1% of $V_{DD}$ ) are included in LPDDR2 timings and their associated deratings. Publication Date: Feb. 2020 Revision: 1.1 9/131 # **Input Signal** ### LPDDR2-466 to LPDDR2-1066 Input Signal #### Notes: - 1. Numbers reflect nominal values. - 2. For CA0-9, CK\_t, CK\_c, and CS\_n, $V_{DD}$ stands for $V_{DDCA}$ . For DQ, DM, DQS\_t, and DQS\_c, $V_{DD}$ stands for $V_{DDQ}$ . - 3. For CA0-9, CK\_t, CK\_c, and CS\_n, Vss stands for VsscA. For DQ, DM, DQS\_t, and DQS\_c, Vss stands for Vssq. # AC and DC Logic Input Levels for Differential Signals # Differential signal definition Figure of Differential AC swing time and t<sub>DVAC</sub> Publication Date: Feb. 2020 Revision: 1.1 11/131 # Differential swing requirements for clock and strobe ### Table of Differential AC and DC Input Levels For CK\_t and CK\_c, $V_{REF} = V_{REFCA(DC)}$ ; For DQS\_t and DQS\_c, $V_{REF} = V_{REFDQ(DC)}$ | Symbol | Parameter | Val | Unit | Note | | |-------------------------|----------------------------|----------------------------------------------|----------------------------------------------|-------|------| | Symbol | Parameter | Min | Max | Oilit | Note | | V <sub>IHDIFF(DC)</sub> | Differential input high | 2x (V <sub>IH(DC)</sub> - V <sub>REF</sub> ) | Note 1 | V | 3 | | V <sub>ILDIFF(DC)</sub> | Differential input low | Note 1 | 2x (V <sub>REF</sub> - V <sub>IL(DC)</sub> ) | V | 3 | | V <sub>IHDIFF(AC)</sub> | Differential input high AC | 2x (V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | Note 1 | V | 2 | | V <sub>ILDIFF(AC)</sub> | Differential input low AC | Note 1 | 2x (V <sub>REF</sub> - V <sub>IL(AC)</sub> ) | V | 2 | #### Notes: - These values are not defined, however the single-ended signals CK\_t, CK\_c, DQS\_t and DQS\_c need to be within the respective limits (V<sub>IH(DC)</sub> max, V<sub>IL(DC)</sub> min) for single-ended signals as well as the limitations for overshoot and undershoot. Refer to "Overshoot and Undershoot Specifications" section. - 2. For CK\_t CK\_c use V<sub>IH</sub>/V<sub>IL(AC)</sub> of CA and V<sub>REFCA</sub>; for DQS\_t and DQS\_c, use V<sub>IH</sub>/V<sub>IL(AC)</sub> of DQs and V<sub>REFDQ</sub>. If a reduced AC high or AC low level is used for a signal group, the reduced level also applies. - 3. Used to define a differential signal slew rate. ### Table of Allowed time before ringback (tDVAC) for CK\_t - CK\_c and DQS\_t - DQS\_c | Slew Rate [V/ns] | t <sub>DVAC</sub> (ps)<br>@ V <sub>IH</sub> /V <sub>ILDIFF(AC)</sub> = 440mV<br>Min | $t_{DVAC}$ (ps)<br>@ $ V_{IH}/V_{ILDIFF(AC)} = 600$ mV<br>Min | |------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------| | > 4.0 | 175 | 75 | | 4.0 | 170 | 57 | | 3.0 | 167 | 50 | | 2.0 | 163 | 38 | | 1.8 | 162 | 34 | | 1.6 | 161 | 29 | | 1.4 | 159 | 22 | | 1.2 | 155 | 13 | | 1.0 | 150 | 0 | | < 1.0 | 150 | 0 | Publication Date: Feb. 2020 Revision: 1.1 12/131 ### Single-ended requirements for differential signals Each individual component of a differential signal (CK\_t, DQS\_t, CK\_c, or DQS\_c) has also to comply with certain requirements for single-ended signals. CK\_t and CK\_c shall meet V<sub>SEH(AC)</sub> min / V<sub>SEL(AC)</sub> max in every half-cycle. $DQS\_t, \ DQS\_c \ shall \ meet \ V_{SEH(AC)} \ min \ / \ V_{SEL(AC)} \ max \ in \ every \ half-cycle \ preceeding \ and \ following \ a \ valid \ transition.$ Note that the applicable AC levels for CA and DQ's are different per speed-bin. #### Figure of Single-ended requirement for differential signals Note that while CA and DQ signal requirements are with respect to $V_{REF}$ , the single-ended components of differential signals have a requirement with respect to $V_{DDQ}/2$ for DQS\_t, DQS\_c and $V_{DDCA}/2$ for CK\_t, CK\_c; this is nominally the same. The transition of single-ended signals through the AC levels is used to measure setup time. For single-ended components of differential signals the requirement to reach $V_{\text{SEH(AC)}}$ max, $V_{\text{SEH(AC)}}$ min has no bearing on timing, but adds a restriction on the common mode characteristics of these signals. The signal ended requirements for CK\_t, CK\_c, DQS\_t and DQS\_c are found in Tables of "Single-Ended AC and DC Input Levels for CA and CS\_n Inputs" and "Single-Ended AC and DC Input Levels for DQ and DM" respectively. # Table of Single-ended levels for $CK_t$ , $DQS_t$ , $CK_c$ , $DQS_c$ | Symbol | Parameter | Va | Unit | Note | | |-----------------------|----------------------------------------|-------------------------------|--------------------------------|------|------| | Symbol | Parameter | Min | Max | Unit | Note | | V | Single-ended high-level for strobes | (V <sub>DDQ</sub> /2) + 0.220 | Note 3 | V | 1,2 | | V <sub>SEH (AC)</sub> | Single-ended high-level for CK_t, CK_c | $(V_{DDCA}/2) + 0.220$ | Note 3 | V | 1,2 | | V | Single-ended low-level for strobes | Note 3 | (V <sub>DDQ</sub> /2) - 0.220 | V | 1,2 | | V <sub>SEL (AC)</sub> | Single-ended low-level for CK_t, CK_c | Note 3 | (V <sub>DDCA</sub> /2) - 0.220 | V | 1,2 | #### Notes: - For CK\_t, CK\_c use V<sub>SEH</sub>/V<sub>SEL(AC)</sub> of CA; for strobes (DQS0\_t, DQS0\_c, DQS1\_t, DQS1\_c, DQS2\_t, DQS2\_t, DQS3\_t, DQS3\_c) use V<sub>IH</sub>/V<sub>IL(AC)</sub> of DQs. - 2. V<sub>IH(AC)</sub>/V<sub>IL(AC)</sub> for DQs is based on V<sub>REFDQ</sub>; V<sub>SEH(AC)</sub>/V<sub>SEL(AC)</sub> for CA is based on V<sub>REFCA</sub>; if a reduced AC high or AC low level is used for a signal group, then the reduced level applies also here. - 3. These values are not defined, however the single-ended signals CK\_t, CK\_c, DQS0\_t, DQS0\_c, DQS1\_t, DQS1\_c, DQS1\_c, DQS2\_t, DQS2\_c, DQS3\_t, DQS3\_c need to be within the respective limits (V<sub>IH(DC)</sub> max, V<sub>IL(DC)</sub> min) for single-ended signals as well as the limitations for overshoot and undershoot. Refer to "Overshoot and Undershoot Specifications" section. Publication Date: Feb. 2020 Revision: 1.1 13/131 # **Differential Input Cross Point Voltage** To guarantee tight setup and hold times as well as output skew parameters with respect to clock and strobe, each cross point voltage of differential input signals (CK\_t, CK\_c and DQS\_t, DQS\_c) must meet the requirements in Table of "Single-ended levels for CK\_t, DQS\_t, CK\_c, DQS\_c". The differential input cross point voltage $V_{IX}$ is measured from the actual cross point of true and complement signals to the midlevel between of $V_{DD}$ and $V_{SS}$ . ### Figure of VIX Definition #### Table of Cross point voltage for differential input signals (CK, DQS) | Symbol | Dozomotov | Val | Unit | Note | | |-------------------|-----------------------------------------------------------------------------------------|------|------|------|------| | Symbol | Parameter | Min | Max | Unit | Note | | V <sub>IXCA</sub> | Differential Input Cross Point Voltage relative to V <sub>DDCA</sub> /2 for CK_t, CK_c | -120 | 120 | mV | 1,2 | | V <sub>IXDQ</sub> | Differential Input Cross Point Voltage relative to V <sub>DDQ</sub> /2 for DQS_t, DQS_c | -120 | 120 | mV | 1,2 | #### Notes: 1. The typical value of $V_{IX(AC)}$ is expected to be about 0.5 × $V_{DD}$ of the transmitting device, and $V_{IX(AC)}$ is expected to track variations in $V_{DD}$ . $V_{IX(AC)}$ indicates the voltage at which differential input signals must cross. 2. For CK\_t and CK\_c, $V_{REF} = V_{REFCA(DC)}$ . For DQS\_t and DQS\_c, $V_{REF} = V_{REFDQ(DC)}$ . Publication Date: Feb. 2020 Revision: 1.1 14/131 ### Slew Rate Definitions for Single-Ended Input Signals See "CA and CS\_n Setup, Hold and Derating" section for single-ended slew rate definitions for address and command signals. See "Data Setup, Hold and Slew Rate Derating" section for single-ended slew rate definitions for data signals. ### **Slew Rate Definitions for Differential Input Signals** Input slew rate for differential signals (CK\_t, CK\_c and DQS\_t, DQS\_c) are defined and measured as shown in Table and Figure below. #### **Table of Differential Input Slew Rate Definition** | Deceription | Meas | ured | Defined by | | |--------------------------------------------------------------------------------|-------------------------|-------------------------|---------------------------------------------------------------------------|--| | Description | from | to | Defined by | | | Differential input slew rate for rising edge (CK_t - CK_c and DQS_t - DQS_c). | V <sub>ILDIFF</sub> max | V <sub>IHDIFF</sub> min | $[V_{IHDIFF}$ min - $V_{ILDIFF}$ max] / $\triangle TR_{DIFF}$ | | | Differential input slew rate for falling edge (CK_t - CK_c and DQS_t - DQS_c). | V <sub>IHDIFF</sub> min | V <sub>ILDIFF</sub> max | [V <sub>IHDIFF</sub> min − V <sub>IHDIFF</sub> max] / △TF <sub>DIFF</sub> | | Note: The differential signal (i.e. CK\_t - CK\_c and DQS\_t - DQS\_c) must be linear between these thresholds ### Figure of Differential Input Slew Rate Definition for DQS\_t, DQS\_c and CK\_t, CK\_c Publication Date: Feb. 2020 Revision: 1.1 15/131 # **AC and DC Output Measurement Levels** # Table of Single-Ended AC and DC Output Levels | Symbol | Parameter | | Value | Unit | Notes | |---------------------|------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------|------|-------| | V <sub>OH(DC)</sub> | DC output high measurement level (for IV curve linearity) | | 0.9 x V <sub>DDQ</sub> | V | 1 | | V <sub>OL(DC)</sub> | DC output low measurement level (for IV curve linearity) | urement level (for IV curve linearity) 0.1 | | | | | V <sub>OH(AC)</sub> | AC output high measurement level (for output slew rate ) | for output slew rate ) V <sub>REFDQ</sub> + 0.12 V | | | | | V <sub>OL(AC)</sub> | AC output low measurement level (for output slew rate ) | | V <sub>REFDQ</sub> - 0.12 | V | | | | Output Leakage current (DQ, DM, DQS_t, DQS_c) | Min | -5 | uA | | | l <sub>OZ</sub> | (DQ, DQS_t, DQS_c are disabled; 0V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>DDQ</sub> | Max | 5 | uA | | | NANA. | Delta D. hatusaan null un and null dayun far DO/DM | Min | -15 | % | | | $MM_PUPD$ | Delta R <sub>ON</sub> between pull-up and pull-down for DQ/DM | Max | 15 | % | | #### Notes: - 1. $I_{OH} = -0.1 \text{ mA}.$ - 2. $I_{OL} = 0.1 \text{ mA}$ . # Table of Differential AC and DC Output Levels | Symbol | Parameter | Value | Unit | |--------------------------|---------------------------------------------------------------|-------------------------|------| | V <sub>OHDIFF</sub> (AC) | AC differential output high measurement level (for output SR) | 0.2 x V <sub>DDQ</sub> | V | | V <sub>OLDIFF(AC)</sub> | AC differential output low measurement level (for output SR) | -0.2 x V <sub>DDQ</sub> | V | Publication Date: Feb. 2020 Revision: 1.1 16/131 # **Single-Ended Output Slew Rate** With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between $V_{OL(AC)}$ and $V_{OH(AC)}$ for single-ended signals as shown in Table and Figure below. ### **Table of Single-Ended Output Slew Rate Definition** | Description | Meas | sured | Defined by | |------------------------------------------------|---------------------|---------------------|------------------------------------------------------------------| | Description | from | to | Defined by | | Single-ended output slew rate for rising edge | V <sub>OL(AC)</sub> | V <sub>OH(AC)</sub> | [V <sub>OH(AC)</sub> - V <sub>OL(AC)</sub> ] / △TR <sub>SE</sub> | | Single-ended output slew rate for falling edge | V <sub>OH(AC)</sub> | V <sub>OL(AC)</sub> | [V <sub>OH(AC)</sub> - V <sub>OL(AC)</sub> ] / △TF <sub>SE</sub> | Note: Output slew rate is verified by design and characterization, and may not be subject to production test. ### Figure of Single-Ended Output Slew Rate Definition ### Table of Single-Ended Output Slew Rate \*1~5 | Devementer | Cumbal | Va | Unit | | |--------------------------------------------------------------|-------------------|-----|------|------| | Parameter | Symbol | Min | Max | Onit | | Single-Ended Output Slew Rate (R <sub>ON</sub> = 40 +/- 30%) | SRQ <sub>SE</sub> | 1.5 | 3.5 | V/ns | | Single-Ended Output Slew Rate (R <sub>ON</sub> = 60 +/- 30%) | SRQ <sub>SE</sub> | 1.0 | 2.5 | V/ns | | Output Slew Rate Matching Ratio (pull-up to pull-down) | | 0.7 | 1.4 | - | ### Notes: - Description: SR = Slew Rate; Q: Query Output (like in DQ, which stands for Data-in, Query-Output); SE: Single-Ended Signals - 2. Measured with output reference load. - 3. The ratio of pull-up to pull-down slew rate is specified for the same temperature and voltage, over the entire temperature and voltage range. For a given output, it represents the maximum difference between pull-up and pull-down drivers due to process variation. - 4. The output slew rate for falling and rising edges is defined and measured between V<sub>OL(AC)</sub> and V<sub>OH(AC)</sub>. - 5. Slew rates are measured under normal simultaneous switching output (SSO) conditions, with 1/2 of DQ signals per data byte driving logic-high and 1/2 of DQ signals per data byte driving logic-low. Publication Date: Feb. 2020 Revision: 1.1 17/131 ### **Differential Output Slew Rate** With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between $V_{OLDIFF(AC)}$ and $V_{OHDIFF(AC)}$ for differential signals as shown in Table and Figure below. ### **Table of Differential Output Slew Rate Definition** | Description | Meas | sured | Defined by | |------------------------------------------------|-------------------------|-------------------------|---------------------------------------------------------------------------------------| | Description | From | to | Defined by | | Differential output slew rate for rising edge | V <sub>OLDIFF(AC)</sub> | V <sub>OHDIFF(AC)</sub> | [Vohdiff(AC) - Voldiff(AC)] / $\triangle$ TRdiff | | Differential output slew rate for falling edge | V <sub>OHDIFF(AC)</sub> | V <sub>OLDIFF(AC)</sub> | [V <sub>OHDIFF(AC)</sub> - V <sub>OLDIFF(AC)</sub> ] / $\triangle$ TF <sub>DIFF</sub> | Note: Output slew rate is verified by design and characterization, and may not be subject to production test. #### **Figure of Differential Output Slew Rate Definition** # Table of Differential Output Slew Rate \*1~4 | Parameter | Symbol | Val | Unit | | |--------------------------------------------------------------|---------------------|-----|------|------| | Farameter | Symbol | Min | Max | Oill | | Differential Output Slew Rate (R <sub>ON</sub> = 40 +/- 30%) | SRQ <sub>DIFF</sub> | 3.0 | 7.0 | V/ns | | Differential Output Slew Rate (R <sub>ON</sub> = 60 +/- 30%) | SRQ <sub>DIFF</sub> | 2.0 | 5.0 | V/ns | #### Notes: - 1. Description: SR = Slew Rate; Q: Query Output (like in DQ, which stands for Data-in, Query-Output); DIFF: Differentia Signals - 2. Measured with output reference load. - 3. The output slew rate for falling and rising edges is defined and measured between V<sub>OLDIFF(AC)</sub> and V<sub>OHDIFF(AC)</sub>. - 4. Slew rates are measured under normal simultaneous switching output (SSO) conditions, with 1/2 of DQ signals per data byte driving logic-high and 1/2 of DQ signals per data byte driving logic-low. Publication Date: Feb. 2020 Revision: 1.1 18/131 # **AC Overshoot/Undershoot Specification** | Parameter | | 1066 | 933 | 800 | 667 | 533 | 466 | Unit | |-----------------------------------------------------|-----|------|------|------|------|------|------|------| | Maximum peak amplitude allowed for overshoot area. | Max | | 0.35 | | | | V | | | Maximum peak amplitude allowed for undershoot area. | Max | 0.35 | | | | V | | | | Maximum area above V <sub>DD</sub> <sup>1</sup> . | Max | 0.15 | 0.17 | 0.20 | 0.24 | 0.30 | 0.35 | V-ns | | Maximum area below V <sub>SS</sub> <sup>2</sup> . | Max | 0.15 | 0.17 | 0.20 | 0.24 | 0.30 | 0.35 | V-ns | (CA0-9, CS\_n, CKE, CK\_t, CK\_c, DQ, DQS\_t, DQS\_c, DM) - For CA0-9, CK\_t, CK\_c, CS\_n, and CKE, V<sub>DD</sub> stands for V<sub>DDCA</sub>. For DQ, DM, DQS\_t, and DQS\_c, V<sub>DD</sub> stands for V<sub>DDQ</sub>. For CA0-9, CK\_t, CK\_c, CS\_n, and CKE, V<sub>SS</sub> stands for V<sub>SSCA</sub>. For DQ, DM, DQS\_t, and DQS\_c, V<sub>SS</sub> stands for V<sub>SSQ</sub>. ### Figure of Overshoot/Undershoot Definition #### Notes: - 1. For CA0-9, CK\_t, CK\_c, CS\_n, and CKE, VDD stands for VDDCA. For DQ, DM, DQS\_t, and DQS\_c, VDD stands for VDDQ. - 2. For CA0-9, CK\_t, CK\_c, CS\_n, and CKE, VSS stands for VSSCA. For DQ, DM, DQS\_t, and DQS\_c, VSS stands for VSSQ. Publication Date: Feb. 2020 Revision: 1.1 19/131 ### **Output buffer characteristics** ### **HSUL\_12 Driver Output Timing Reference Load** These "Timing Reference Loads" are not intended as a precise representation of any particular system environment or a depiction of the actual load presented by a production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers correlate to their production test conditions, generally one or more coaxial transmission lines terminated at the tester electronics. #### Figure of HSUL\_12 Driver Output Reference Load for Timing and Slew Rate Note: All output timing parameter values (like t<sub>DQSCK</sub>, t<sub>DQSQ</sub>, t<sub>QHS</sub>, t<sub>HZ</sub>, t<sub>RPRE</sub> etc.) are reported with respect to this reference load. This reference load is also used to report slew rate. ### R<sub>ONPU</sub> and R<sub>ONPD</sub> Resistor Definition $$R_{ONPU} = \frac{V_{DDQ} - V_{OUT}}{ABS (I_{OUT})}$$ When RONPU is turned off. $$R_{ONPD} = \frac{V_{OUT}}{ABS (I_{OUT})}$$ When $R_{\text{ONPD}}$ is turned off. #### Figure of Output Driver: Definition of Voltages and Currents Chip in Drive Mode Publication Date: Feb. 2020 Revision: 1.1 20/131 ### R<sub>ONPU</sub> and R<sub>ONPD</sub> Characteristics with ZQ Calibration Output driver impedance $R_{ON}$ is defined by the value of the external reference resistor $R_{ZQ}$ . Nominal $R_{ZQ}$ is 240 ohm. #### Table of Output Driver DC Electrical Characteristics with ZQ Calibration | R <sub>ON, nom</sub> | Resistor | V <sub>OUT</sub> | Min | Nom | Max | Unit | Notes | |----------------------------------------|----------------------|------------------------|--------|------|--------|--------------------|-----------| | 34.3 Ω | R <sub>ON34PD</sub> | 0.5 x V <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /7 | 1,2,3,4 | | 34.5 12 | R <sub>ON34PU</sub> | 0.5 x V <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /7 | 1,2,3,4 | | 40.0 Ω | R <sub>ON40PD</sub> | 0.5 x V <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /6 | 1,2,3,4 | | 40.0 12 | R <sub>ON40PU</sub> | 0.5 x V <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /6 | 1,2,3,4 | | 48.0 Ω | R <sub>ON48PD</sub> | 0.5 x V <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /5 | 1,2,3,4 | | 40.0 12 | R <sub>ON48PU</sub> | 0.5 x V <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /5 | 1,2,3,4 | | 60.0 Ω | R <sub>ON60PD</sub> | 0.5 x V <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /4 | 1,2,3,4 | | 60.0 12 | R <sub>ON60PU</sub> | 0.5 x V <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /4 | 1,2,3,4 | | 80.0 Ω | R <sub>ON80PD</sub> | 0.5 x V <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /3 | 1,2,3,4 | | 80.0 12 | R <sub>ON80PU</sub> | 0.5 x V <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /3 | 1,2,3,4 | | 120.0 Ω | R <sub>ON120PD</sub> | 0.5 x V <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /2 | 1,2,3,4 | | 120.0 12 | R <sub>ON120PU</sub> | 0.5 x V <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /2 | 1,2,3,4 | | Mismatch between pull-up and pull-down | $MM_PUPD$ | | -15.00 | | +15.00 | % | 1,2,3,4,5 | #### Notes: - 1. Applies across entire operating temperature range, after calibration. - 2. $R_{70} = 240 \text{ ohm}$ - The tolerance limits are specified after calibration with fixed voltage and temperature. For behavior of the tolerance limits if temperature or voltage changes after calibration. - 4. Pull-down and pull-up output driver impedances should be calibrated at 0.5 x V<sub>DDQ</sub>. - 5. Measurement definition for mismatch between pull-up and pull-down, MM<sub>PUPD</sub>: Measure $R_{ONPD}$ and $R_{ONPD}$ , both at 0.5 x $V_{DDQ}$ : $$MM_{PUPD} = \frac{R_{ONPU} - R_{ONPD}}{R_{ON, nom}} \times 100$$ For example, with $MM_{PUPD}(max) = 15\%$ and $R_{ONPD} = 0.85$ , $R_{ONPU}$ must be less than 1.0. Publication Date: Feb. 2020 Revision: 1.1 21/131 ### **Output Driver Temperature and Voltage Sensitivity** If temperature and/or voltage change after calibration, the tolerance limits widen according to the Tables shown below. ### **Table of Output Driver Sensitivity Definition** | Resistor | V <sub>OUT</sub> | Min | Max | Unit | |-------------------|------------------------|------------------------------------------------------------------------|------------------------------------------------------------|------| | R <sub>ONPD</sub> | 0.5 x \/ | 85 – ( dR <sub>ON</sub> dT x Δ T ) – ( dR <sub>ON</sub> dV x Δ V ) | 115 L ( dP -: dT × \ T \ L ( dP -: d\/ \ \ \ \ \ \ ) | % | | R <sub>ONPU</sub> | 0.5 x V <sub>DDQ</sub> | 05 - ( UNONUT X Z 1 ) - ( UNONUV X Z V ) | 113 + (UNONUT X Z T ) + (UNONUV X Z V ) | 70 | ### Notes: - 1. $\Delta T = T-T$ (@ calibration), $\Delta V = V-V$ (@ calibration) - 2. dR<sub>ON</sub>dT and dR<sub>ON</sub>dV are not subject to production test but are verified by design and characterization. ### **Table of Output Driver Temperature and Voltage Sensitivity** | Symbol | Parameter | Min | Max | Unit | |---------------------|-----------------------------------------|------|------|--------| | dR <sub>ON</sub> dT | R <sub>ON</sub> Temperature Sensitivity | 0.00 | 0.75 | % / C | | dR <sub>ON</sub> dV | R <sub>ON</sub> Voltage Sensitivity | 0.00 | 0.20 | % / mV | ### R<sub>ONPU</sub> and R<sub>ONPD</sub> Characteristics without ZQ Calibration Output driver impedance R<sub>ON</sub> is defined by design and characterization as default setting. # Table of Output Driver DC Electrical Characteristics without ZQ Calibration | R <sub>ON, nom</sub> | Resistor | V <sub>OUT</sub> | Min | Nom | Max | Unit | Notes | |----------------------|----------------------|------------------------|------|------|------|------|-------| | 34.3 Ω | R <sub>ON34PD</sub> | 0.5 x V <sub>DDQ</sub> | 24 | 34.3 | 44.6 | Ω | 1 | | 34.3 12 | R <sub>ON34PU</sub> | 0.5 x V <sub>DDQ</sub> | 24 | 34.3 | 44.6 | Ω | 1 | | 40.0 Ω | R <sub>ON40PD</sub> | 0.5 x V <sub>DDQ</sub> | 28 | 40 | 52 | Ω | 1 | | 40.0 \( \O \) | R <sub>ON40PU</sub> | 0.5 x V <sub>DDQ</sub> | 28 | 40 | 52 | Ω | 1 | | 49.0.0 | R <sub>ON48PD</sub> | 0.5 x V <sub>DDQ</sub> | 33.6 | 48 | 62.4 | Ω | 1 | | 48.0 Ω | R <sub>ON48PU</sub> | 0.5 x V <sub>DDQ</sub> | 33.6 | 48 | 62.4 | Ω | 1 | | 60.0 Ω | R <sub>ON60PD</sub> | 0.5 x V <sub>DDQ</sub> | 42 | 60 | 78 | Ω | 1 | | 00.0 12 | R <sub>ON60PU</sub> | 0.5 x V <sub>DDQ</sub> | 42 | 60 | 78 | Ω | 1 | | 80.0 Ω | R <sub>ON80PD</sub> | 0.5 x V <sub>DDQ</sub> | 56 | 80 | 104 | Ω | 1 | | 80.0 <u>1</u> 2 | R <sub>ON80PU</sub> | 0.5 x V <sub>DDQ</sub> | 56 | 80 | 104 | Ω | 1 | | 120.0 Ω | R <sub>ON120PD</sub> | 0.5 x V <sub>DDQ</sub> | 84 | 120 | 156 | Ω | 1 | | 120.0 Ω | R <sub>ON120PU</sub> | 0.5 x V <sub>DDQ</sub> | 84 | 120 | 156 | Ω | 1 | Note: 1. Applies across entire operating temperature range, without calibration. Publication Date: Feb. 2020 Revision: 1.1 22/131 R<sub>ZQ</sub> I-V Curve | | | | | R <sub>ON</sub> = 2 | 40 (R <sub>ZQ</sub> ) | | | | | |-------------|--------------------------------|------------|------------------------|---------------------|---------------------------------------|-------|---------------------|-------|--| | | | Pull- | Down | | | Pul | I-Up | | | | | Cu | rrent [mA] | / R <sub>on</sub> [Ohr | ms] | Current [mA] / R <sub>ON</sub> [Ohms] | | | | | | Voltage [V] | default value<br>after ZQReset | | with<br>Calibration | | default value<br>after ZQReset | | with<br>Calibration | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | [mA] | | 0.00 | 0.00 | 0.00 | 0.00 | 0.00 | 0.00 | 0.00 | 0.00 | 0.00 | | | 0.05 | 0.19 | 0.32 | 0.21 | 0.26 | -0.19 | -0.32 | -0.21 | -0.26 | | | 0.10 | 0.38 | 0.64 | 0.40 | 0.53 | -0.38 | -0.64 | -0.40 | -0.53 | | | 0.15 | 0.56 | 0.94 | 0.60 | 0.78 | -0.56 | -0.94 | -0.60 | -0.78 | | | 0.20 | 0.74 | 1.26 | 0.79 | 1.04 | -0.74 | -1.26 | -0.79 | -1.04 | | | 0.25 | 0.92 | 1.57 | 0.98 | 1.29 | -0.92 | -1.57 | -0.98 | -1.29 | | | 0.30 | 1.08 | 1.86 | 1.17 | 1.53 | -1.08 | -1.86 | -1.17 | -1.53 | | | 0.35 | 1.25 | 2.17 | 1.35 | 1.79 | -1.25 | -2.17 | -1.35 | -1.79 | | | 0.40 | 1.40 | 2.46 | 1.52 | 2.03 | -1.40 | -2.46 | -1.52 | -2.03 | | | 0.45 | 1.54 | 2.74 | 1.69 | 2.26 | -1.54 | -2.74 | -1.69 | -2.26 | | | 0.50 | 1.68 | 3.02 | 1.86 | 2.49 | -1.68 | -3.02 | -1.86 | -2.49 | | | 0.55 | 1.81 | 3.30 | 2.02 | 2.72 | -1.81 | -3.30 | -2.02 | -2.72 | | | 0.60 | 1.92 | 3.57 | 2.17 | 2.94 | -1.92 | -3.57 | -2.17 | -2.94 | | | 0.65 | 2.02 | 3.83 | 2.32 | 3.15 | -2.02 | -3.83 | -2.32 | -3.15 | | | 0.70 | 2.11 | 4.08 | 2.46 | 3.36 | -2.11 | -4.08 | -2.46 | -3.36 | | | 0.75 | 2.19 | 4.31 | 2.58 | 3.55 | -2.19 | -4.31 | -2.58 | -3.55 | | | 0.80 | 2.25 | 4.54 | 2.70 | 3.74 | -2.25 | -4.54 | -2.70 | -3.74 | | | 0.85 | 2.30 | 4.74 | 2.81 | 3.91 | -2.30 | -4.74 | -2.81 | -3.91 | | | 0.90 | 2.34 | 4.92 | 2.89 | 4.05 | -2.34 | -4.92 | -2.89 | -4.05 | | | 0.95 | 2.37 | 5.08 | 2.97 | 4.23 | -2.37 | -5.08 | -2.97 | -4.23 | | | 1.00 | 2.41 | 5.20 | 3.04 | 4.33 | -2.41 | -5.20 | -3.04 | -4.33 | | | 1.05 | 2.43 | 5.31 | 3.09 | 4.44 | -2.43 | -5.31 | -3.09 | -4.44 | | | 1.10 | 2.46 | 5.41 | 3.14 | 4.52 | -2.46 | -5.41 | -3.14 | -4.52 | | | 1.15 | 2.48 | 5.48 | 3.19 | 4.59 | -2.48 | -5.48 | -3.19 | -4.59 | | | 1.20 | 2.50 | 5.55 | 3.23 | 4.65 | -2.50 | -5.55 | -3.23 | -4.65 | | Figure of $R_{ON} = 240$ Ohms IV Curve after ZQReset Figure of R<sub>ON</sub> = 240 Ohms IV Curve after calibration Publication Date: Feb. 2020 Revision: 1.1 24/131 # **Input/Output Capacitance** $(T_{CASE},\,V_{DD1}=1.7V\;to\;1.95V,\,V_{DD2}/V_{DDCA}/V_{DDQ}=1.14V\;to\;1.3V,\,V_{SS}/V_{SSCA}/V_{SSQ}=0V)$ | Parameter | Symbol | | Value | Unit | Note | |----------------------------------------------------|--------|-----|-------|------|---------| | lanut conscitance CV t and CV o | CCK | Min | 1.0 | pF | 1,2 | | Input capacitance, CK_t and CK_c | CCK | Max | 2.0 | pF | 1,2 | | Input capacitance delta, CK_t and CK_c | CDCK | Min | 0 | pF | 1,2,3 | | input capacitance delta, CN_t and CN_C | CDCK | Max | 0.20 | pF | 1,2,3 | | Input capacitance, all other input-only pins | CI | Min | 1.0 | pF | 1,2,4 | | input capacitance, all other input-only plins | Ci | Max | 2.0 | pF | 1,2,4 | | Input conscitance delta, all other input only pine | CDI | Min | -0.40 | pF | 1,2,5 | | Input capacitance delta, all other input-only pins | | Max | 0.40 | pF | 1,2,5 | | Input/output conscitones DO DM DOS + DOS o | CIO | Min | 1.25 | pF | 1,2,6,7 | | Input/output capacitance, DQ, DM, DQS_t, DQS_c | CIO | Max | 2.5 | pF | 1,2,6,7 | | Input/output conscitones delta DOS + DOS a | CDDQS | Min | 0 | pF | 1,2,7,8 | | Input/output capacitance delta, DQS_t, DQS_c | CDDQ3 | Max | 0.25 | pF | 1,2,7,8 | | Input/output conscitones delta DO DM | CDIO | Min | -0.5 | pF | 1,2,7,9 | | Input/output capacitance delta, DQ, DM | CDIO | Max | 0.5 | pF | 1,2,7,9 | | Input/output capacitance ZQ Pin | CZQ | Min | 0 | pF | 1,2 | | inputoutput capacitance ZQ Fin | UZQ | Max | 2.5 | pF | 1,2 | #### Notes: - 1. This parameter applies to die device only (does not include package capacitance). - This parameter is not subject to production test. It is verified by design and characterization. The capacitance is measured according to JEP147 (Procedure for measuring input capacitance using a vector network analyzer (VNA) with V<sub>DD1</sub>, V<sub>DD2</sub>, V<sub>DD2</sub>, V<sub>SS</sub>, V<sub>SSCA</sub>, V<sub>SSQ</sub> applied and all other pins floating. - 3. Absolute value of CCK\_t CCK\_c. - 4. CI applies to CS\_n, CKE, CA0-CA9. - 5. $CDI = CI 0.5 * (CCK_t + CCK_c)$ - 6. DM loading matches DQ and DQS. - 7. MR3 I/O configuration DS OP3-OP0 = 0001B (34.3 Ohm typical) - 8. Absolute value of CDQS\_t and CDQS\_c. - 9. CDIO = CIO 0.5 \* (CDQS\_t + CDQS\_c) in byte-lane. Publication Date: Feb. 2020 Revision: 1.1 25/131 # **IDD Specification Parameters and Test Conditions** ### **IDD Measurement Conditions** The following definitions are used within the IDD measurement tables: ■ LOW: $V_{IN} \leq V_{IL(DC)} MAX$ $\qquad \qquad \text{HIGH: } V_{\text{IN}} \ \geqq \ V_{\text{IH(DC)}} \ \text{MIN}$ ■ STABLE: Inputs are stable at a HIGH or LOW level ■ SWITCHING: See the following three tables ### Table of Definition of Switching for CA Input Signals | | | | | Switching fo | r CA | | | | |-------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------| | | CK_t<br>(RISING) /<br>CK_c<br>(FALLING) | CK_t<br>(FALLING) /<br>CK_c<br>(RISING) | CK_t<br>(RISING) /<br>CK_c<br>(FALLING) | CK_t<br>(FALLING) /<br>CK_c<br>(RISING) | CK_t<br>(RISING) /<br>CK_c<br>(FALLING) | CK_t<br>(FALLING) /<br>CK_c<br>(RISING) | CK_t<br>(RISING) /<br>CK_c<br>(FALLING) | CK_t<br>(FALLING) /<br>CK_c<br>(RISING) | | Cycle | 1 | N | N | +1 | N | +2 | N | +3 | | CS_n | HIG | GH | HI | GH | HI | GH | HI | GH | | CA0 | HIGH | LOW | LOW | LOW | LOW | HIGH | HIGH | HIGH | | CA1 | HIGH | HIGH | HIGH | LOW | LOW | LOW | LOW | HIGH | | CA2 | HIGH | LOW | LOW | LOW | LOW | HIGH | HIGH | HIGH | | CA3 | HIGH | HIGH | HIGH | LOW | LOW | LOW | LOW | HIGH | | CA4 | HIGH | LOW | LOW | LOW | LOW | HIGH | HIGH | HIGH | | CA5 | HIGH | HIGH | HIGH | LOW | LOW | LOW | LOW | HIGH | | CA6 | HIGH | LOW | LOW | LOW | LOW | HIGH | HIGH | HIGH | | CA7 | HIGH | HIGH | HIGH | LOW | LOW | LOW | LOW | HIGH | | CA8 | HIGH | LOW | LOW | LOW | LOW | HIGH | HIGH | HIGH | | CA9 | HIGH | HIGH | HIGH | LOW | LOW | LOW | LOW | HIGH | #### Notes: 1. CS\_n must always be driven HIGH. 2. 50% of CA bus is changing between HIGH and LOW once per clock for the CA bus. The above pattern (N, N+1, N+2, N+3...) is used continuously during IDD measurement for IDD values that require SWITCHING on the CA bus. > Publication Date: Feb. 2020 Revision: 1.1 26/131 ### Table of Definition of Switching for IDD4R | Clock | CKE | CS_n | Clock Cycle Number | Command | CA0-CA2 | CA3-CA9 | All DQ | |---------|------|------|--------------------|--------------|---------|---------|--------| | Rising | HIGH | LOW | N | Read_Rising | HLH | LHLHLHL | L | | Falling | HIGH | LOW | N | Read_Falling | LLL | LLLLLLL | L | | Rising | HIGH | HIGH | N + 1 | NOP | LLL | LLLLLLL | Н | | Falling | HIGH | HIGH | N + 1 | NOP | HLH | HLHLLHL | L | | Rising | HIGH | LOW | N + 2 | Read_Rising | HLH | HLHLLHL | Н | | Falling | HIGH | LOW | N + 2 | Read_Falling | LLL | нннннн | Н | | Rising | HIGH | HIGH | N + 3 | NOP | LLL | нннннн | Н | | Falling | HIGH | HIGH | N + 3 | NOP | HLH | LHLHLHL | L | ### Notes: - 1. Data strobe (DQS) is changing between HIGH and LOW every clock cycle. - 2. The above pattern (N, N+1...) is used continuously during IDD measurement for IDD4R. ### Table of Definition of Switching for IDD4W | Clock | CKE | CS_n | Clock Cycle Number | Command | CA0-CA2 | CA3-CA9 | All DQ | |---------|------|------|--------------------|---------------|---------|---------|--------| | Rising | HIGH | LOW | N | Write_Rising | HLL | LHLHLHL | L | | Falling | HIGH | LOW | N | Write_Falling | LLL | LLLLLLL | L | | Rising | HIGH | HIGH | N + 1 | NOP | LLL | LLLLLLL | Н | | Falling | HIGH | HIGH | N + 1 | NOP | HLH | HLHLLHL | L | | Rising | HIGH | LOW | N + 2 | Write_Rising | HLL | HLHLLHL | Н | | Falling | HIGH | LOW | N + 2 | Write_Falling | LLL | НННННН | Н | | Rising | HIGH | HIGH | N + 3 | NOP | LLL | НННННН | Н | | Falling | HIGH | HIGH | N + 3 | NOP | HLH | LHLHLHL | L | # Notes: - 1. Data strobe (DQS) is changing between HIGH and LOW every clock cycle. - 2. Data masking (DM) must always be driven LOW. - 3. The above pattern (N, N+1...) is used continuously during IDD measurement for IDD4W. Publication Date: Feb. 2020 Revision: 1.1 27/131 # **IDD Specifications** IDD values are for the entire operating voltage range, and all of them are for the entire standard range. # **Table of IDD Specification Parameters and Operating Conditions** | D | 0 1 1 | Power | | Max | | Unit | Note | |-------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------|------|-----|-----|------|------| | Parameter / Test Condition | Symbol | Supply | 1066 | 800 | 667 | Unit | Note | | Operating one bank active-precharge current: $t_{CK} = t_{CK(avg)}$ min; $t_{RC} = t_{RC}$ min; | IDD0 <sub>1</sub> | $V_{DD1}$ | 10 | 10 | 10 | mA | 3 | | CKE is HIGH; CS_n is HIGH between valid commands; | IDD0 <sub>2</sub> | $V_{DD2}$ | 30 | 30 | 30 | mA | 3 | | CA bus inputs are SWITCHING;<br>Data bus inputs are STABLE | IDD0 <sub>IN</sub> | V <sub>DDCA</sub> ,<br>V <sub>DDQ</sub> | 5 | 5 | 5 | mA | 3,4 | | Idle power down standby current: $t_{CK} = t_{CK(avq)}min;$ | IDD2P <sub>1</sub> | $V_{DD1}$ | 1 | 1 | 1 | uA | 3 | | CKE is LOW; CS_n is HIGH; All banks idle; | IDD2P <sub>2</sub> | $V_{DD2}$ | 2 | 2 | 2 | mA | 3 | | CA bus inputs are SWITCHING;<br>Data bus inputs are STABLE | IDD2P <sub>IN</sub> | V <sub>DDCA</sub> ,<br>V <sub>DDQ</sub> | 50 | 50 | 50 | uA | 3,4 | | Idle power down standby current with clock stop: | IDD2PS₁ | $V_{DD1}$ | 1 | 1 | 1 | uA | 3 | | CK_t = LOW, CK_c = HIGH;<br>CKE is LOW; CS_n is HIGH;<br>All banks idle; | IDD2PS <sub>2</sub> | $V_{DD2}$ | 2 | 2 | 2 | mA | 3 | | CA bus inputs are STABLE; Data bus inputs are STABLE | IDD2PS <sub>IN</sub> | V <sub>DDCA</sub> ,<br>V <sub>DDQ</sub> | 50 | 50 | 50 | uA | 3,4 | | Idle non power down standby current: | IDD2N₁ | $V_{DD1}$ | 1.5 | 1.5 | 1.5 | mA | 3 | | t <sub>CK</sub> = t <sub>CK (avg)</sub> min;<br>CKE is HIGH; CS_n is HIGH;<br>All banks idle; | IDD2N <sub>2</sub> | V <sub>DD2</sub> | 15 | 15 | 15 | mA | 3 | | CA bus inputs are SWITCHING; Data bus inputs are STABLE | IDD2N <sub>IN</sub> | V <sub>DDCA</sub> ,<br>V <sub>DDQ</sub> | 1 | 1 | 1 | mA | 3,4 | | Idle non power down standby current with clock stop: | IDD2NS₁ | $V_{DD1}$ | 1.5 | 1.5 | 1.5 | mA | 3 | | CK_t = LOW, CK_c = HIGH;<br>CKE is HIGH; CS_n is HIGH;<br>All banks idle; | IDD2NS <sub>2</sub> | $V_{DD2}$ | 10 | 10 | 10 | mA | 3 | | CA bus inputs are STABLE; Data bus inputs are STABLE | IDD2NS <sub>IN</sub> | V <sub>DDCA</sub> ,<br>V <sub>DDQ</sub> | 1 | 1 | 1 | mA | 3,4 | | Active power down standby current: | IDD3P <sub>1</sub> | V <sub>DD1</sub> | 2 | 2 | 2 | mA | 3 | | t <sub>CK</sub> = t <sub>CK(avg)</sub> min;<br>CKE is LOW; CS_n is HIGH;<br>One bank active; | IDD3P <sub>2</sub> | $V_{DD2}$ | 6 | 6 | 6 | mA | 3 | | CA bus inputs are SWITCHING; Data bus inputs are STABLE | IDD3P <sub>IN</sub> | V <sub>DDCA</sub> , | 50 | 50 | 50 | uA | 3,4 | | Active power down standby current with clock stop: | IDD3PS₁ | $V_{DD1}$ | 2 | 2 | 2 | mA | 3 | | CK_t = LOW, CK_c = HIGH;<br>CKE is LOW; CS_n is HIGH; | IDD3PS <sub>2</sub> | $V_{DD2}$ | 6 | 6 | 6 | mA | 3 | | One bank active;<br>CA bus inputs are STABLE; Data bus inputs are STABLE | IDD3PS <sub>IN</sub> | V <sub>DDCA</sub> ,<br>V <sub>DDQ</sub> | 50 | 50 | 50 | uA | 3,4 | Publication Date: Feb. 2020 Revision: 1.1 28/131 | | | Power | | Max | | | | |---------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------|------|-----|-----|------|-------| | Parameter / Test Condition | Symbol | Supply | 1066 | 800 | 667 | Unit | Note | | Active non power down standby current: | IDD3N <sub>1</sub> | $V_{DD1}$ | 3 | 3 | 3 | mA | 3 | | t <sub>CK</sub> = t <sub>CK(avg)</sub> min;<br>CKE is HIGH; CS_n is HIGH; | IDD3N <sub>2</sub> | $V_{DD2}$ | 15 | 15 | 15 | mA | 3 | | One bank active; CA bus inputs are SWITCHING; Data bus inputs are STABLE | IDD3N <sub>IN</sub> | V <sub>DDCA</sub> ,<br>V <sub>DDQ</sub> | 6 | 6 | 6 | mA | 3,4 | | Active non power down standby current with clock stop: CK_t = LOW, CK_c = HIGH; | IDD3NS <sub>1</sub> | $V_{DD1}$ | 3 | 3 | 3 | mA | 3 | | CKE is HIGH; CS_n is HIGH; One bank active; | IDD3NS <sub>2</sub> | $V_{DD2}$ | 10 | 10 | 10 | mA | 3 | | CA bus inputs are STABLE; Data bus inputs are STABLE | IDD3NS <sub>IN</sub> | V <sub>DDCA</sub> ,<br>V <sub>DDQ</sub> | 5 | 5 | 5 | mA | 3,4 | | Operating burst READ current: | IDD4R <sub>1</sub> | $V_{DD1}$ | 10 | 10 | 10 | mA | 3 | | t <sub>CK</sub> = t <sub>CK(avg)</sub> min;<br>CS_n is HIGH between valid commands; | IDD4R <sub>2</sub> | $V_{DD2}$ | 150 | 140 | 130 | mA | 3 | | One bank active; BL = 4; RL = RL(min); CA bus inputs are SWITCHING; | IDD4R <sub>IN</sub> | V <sub>DDCA</sub> | 7 | 7 | 7 | mA | 3 | | 50% data change each burst transfer | IDD4R <sub>Q</sub> | $V_{DDQ}$ | - | - | - | mA | 3,5 | | Operating burst WRITE current: | IDD4W₁ | $V_{DD1}$ | 5 | 5 | 5 | mA | 3 | | tck = tck(avg)min;<br>CS_n is HIGH between valid commands;<br>One bank active; | IDD4W <sub>2</sub> | $V_{DD2}$ | 140 | 130 | 120 | mA | 3 | | BL = 4; WL = WL(min);<br>CA bus inputs are SWITCHING;<br>50% data change each burst transfer | IDD4W <sub>IN</sub> | $V_{DDCA},\ V_{DDQ}$ | 15 | 15 | 15 | mA | 3,4 | | All Bank REFRESH Burst current: | IDD5 <sub>1</sub> | $V_{DD1}$ | 25 | 25 | 25 | mA | 3 | | t <sub>CK</sub> = t <sub>CK(avg)</sub> min;<br>CKE is HIGH between valid commands;<br>t <sub>RC</sub> = t <sub>RFCab</sub> min; | IDD5 <sub>2</sub> | $V_{DD2}$ | 80 | 80 | 80 | mA | 3 | | Burst refresh; CA bus inputs are SWITCHING; Data bus inputs are STABLE | IDD5 <sub>IN</sub> | V <sub>DDCA</sub> ,<br>V <sub>DDQ</sub> | 5 | 5 | 5 | mA | 3,4 | | All Bank REFRESH Average current: | IDD5AB₁ | $V_{DD1}$ | 2 | 2 | 2 | mA | 3 | | $t_{CK} = t_{CK(avg)}$ min;<br>CKE is HIGH between valid commands;<br>$t_{RC} = t_{REFi}$ ; | IDD5AB <sub>2</sub> | V <sub>DD2</sub> | 11 | 11 | 11 | mA | 3 | | CA bus inputs are SWITCHING; Data bus inputs are STABLE | IDD5AB <sub>IN</sub> | V <sub>DDCA</sub> ,<br>V <sub>DDQ</sub> | 5 | 5 | 5 | mA | 3,4 | | Pre Bank REFRESH Average current: | IDD5PB₁ | $V_{DD1}$ | 2 | 1 | 1 | mA | 1,3 | | t <sub>CK</sub> = t <sub>CK(avg)</sub> min;<br>CKE is HIGH between valid commands;<br>t <sub>RC</sub> = t <sub>REFI</sub> / 8; | IDD5PB <sub>2</sub> | V <sub>DD2</sub> | 16 | 16 | 16 | mA | 1,3 | | CA bus inputs are SWITCHING; Data bus inputs are STABLE | IDD5PB <sub>IN</sub> | V <sub>DDCA</sub> ,<br>V <sub>DDQ</sub> | 5 | 5 | 5 | mA | 1,3,4 | | Parameter / Test Condition | Symbol | Power<br>Supply | | Max | | Unit | Note | |----------------------------------------------------------------------|--------------------|-----------------------------------------|------|-----|-----|------|--------------| | Parameter / Test Condition | | | 1066 | 800 | 667 | | Note | | Self refresh current (Standard Temperature Range): | IDD6 <sub>1</sub> | $V_{DD1}$ | 1 | 1 | 1 | mA | 2,3,7,<br>8 | | CK_t = LOW, CK_c = HIGH;<br>CKE is LOW;<br>CA bus inputs are STABLE; | IDD6 <sub>2</sub> | $V_{DD2}$ | 2.5 | 2.5 | 2.5 | mA | 2,3,7,<br>8 | | Data bus inputs are STABLE; Maximum 1x Self Refresh Rate | IDD6 <sub>IN</sub> | $V_{DDCA}$ , $V_{DDQ}$ | 50 | 50 | 50 | uA | 2,3,4<br>7,8 | | Deep power down current: | IDD8 <sub>1</sub> | $V_{DD1}$ | 30 | 30 | 30 | uA | 3 | | CK_t = LOW, CK_c = HIGH;<br>CKE is LOW; | IDD8 <sub>2</sub> | $V_{DD2}$ | 150 | 150 | 150 | mA | 3 | | CA bus inputs are STABLE; Data bus inputs are STABLE | IDD8 <sub>IN</sub> | V <sub>DDCA</sub> ,<br>V <sub>DDQ</sub> | 50 | 50 | 50 | uA | 3,4 | #### Notes: - 1. Per Bank Refresh only applicable for LPDDR2-S4 devices of 1Gb or higher densities. - 2. This is the general definition that applies to full array Self Refresh. Refer to Table of "IDD6 Partial Array Self Refresh Current". - 3. IDD values published are the maximum of the distribution of the arithmetic mean. - 4. Measured currents are the summation of $V_{DDQ}$ and $V_{DDCA}$ . - 5. Guaranteed by design with output load of 5pF and R<sub>ON</sub> = 40Ohm. - 6. IDD current specifications are tested after the device is properly initialized. - 7. In addition, supplier data sheets may include additional Self Refresh IDD values for temperature subranges within the Standard or Extended Temperature Ranges. - 8. 1x Self Refresh Rate is the rate at which the LPDDR2-SX device is refreshed internally during Self Refresh before going into the Extended Temperature range. Publication Date: Feb. 2020 Revision: 1.1 30/131 # Table of IDD6 Partial Array Self Refresh Current | Parameter | | Supply | Value | Unit | |-------------------------|------------|---------------------|-------|------| | | | $V_{DD1}$ | 1 | mA | | | Full Array | $V_{DD2}$ | 2.5 | mA | | | | $V_{DDCA}, V_{DDQ}$ | 50 | uA | | | 1/2 Array | $V_{DD1}$ | 0.9 | mA | | | | $V_{DD2}$ | 2.4 | mA | | IDD6 Partial Array Self | | $V_{DDCA}, V_{DDQ}$ | 50 | uA | | Refresh Current | | $V_{DD1}$ | 0.8 | mA | | | 1/4 Array | $V_{DD2}$ | 2.3 | mA | | | | $V_{DDCA}, V_{DDQ}$ | 50 | uA | | | | $V_{DD1}$ | 0.7 | mA | | | 1/8 Array | $V_{DD2}$ | 2.2 | mA | | | | $V_{DDCA}, V_{DDQ}$ | 50 | uA | Publication Date: Feb. 2020 Revision: 1.1 31/131 # **Electrical Characteristics and AC Timing** # **Clock Specification** The jitter specified is a random jitter meeting a Gaussian distribution. Input clocks violating the min/max values may result in malfunction of the LPDDR2 device. # Definition for $t_{\text{CK(avg)}}$ and nCK $t_{CK(avg)}$ is calculated as the average clock period across any consecutive 200 cycle window, where each clock period is calculated from rising edge to rising edge. $$t_{CK (avg)} = \left(\sum_{j=1}^{N} t_{CKj}\right) / N$$ where N = 200 Unit ' $t_{CK(avg)}$ ' represents the actual clock average $t_{CK(avg)}$ of the input clock under operation. Unit 'nCK' represents one clock cycle of the input clock, counting the actual clock edges. t<sub>CK(avg)</sub> may change by up to +/-1% within a 100 clock cycle window, provided that all jitter and timing specs are met. # Definition for t<sub>CK(abs)</sub> $t_{CK(abs)}$ is defined as the absolute clock period, as measured from one rising edge to the next consecutive rising edge. $t_{CK(abs)}$ is not subject to production test. # Definition for $t_{CH(avg)}$ and $t_{CL(avg)}$ $\mathbf{t}_{\text{CH(avg)}}$ is defined as the average high pulse width, as calculated across any consecutive 200 high pulses. $$t_{CH (avg)} = \left(\sum_{j=1}^{N} t_{CHj}\right) / (N \times t_{CK (avg)})$$ where $N = 200$ t<sub>CL(avg)</sub> is defined as the average low pulse width, as calculated across any consecutive 200 low pulses. $$t_{CL (avg)} = \left(\sum_{j=1}^{N} t_{CLj}\right) / (N \times t_{CK (avg)})$$ where $N = 200$ # Definition for t<sub>JIT(per)</sub> t<sub>JIT(per)</sub> is the single period jitter defined as the largest deviation of any signal t<sub>CK</sub> from t<sub>CK(avq)</sub>. $t_{JIT(per)} = Min/max$ of $\{t_{CKi} - t_{CK(avg)}\}$ where i = 1 to 200. $t_{\mbox{\scriptsize JIT}(\mbox{\scriptsize per}),\mbox{\scriptsize act}}$ is the actual clock jitter for a given system. t<sub>JIT(per),allowed</sub> is the specified allowed clock period jitter. t<sub>JIT(per)</sub> is not subject to production test. Publication Date: Feb. 2020 Revision: 1.1 32/131 # Definition for t<sub>JIT(cc)</sub> t<sub>JIT(cc)</sub> is defined as the absolute difference in clock period between two consecutive clock cycles. $t_{\text{JIT(cc)}} = \text{Max of } |\{t_{\text{CKi}+1} - t_{\text{CKi}}\}|.$ t<sub>JIT(cc)</sub> defines the cycle to cycle jitter. t<sub>JIT(cc)</sub> is not subject to production test. # Definition for t<sub>ERR(nper)</sub> terror across n multiple consecutive cycles from t<sub>CK(avg)</sub>. t<sub>ERR(nper),act</sub> is the actual clock jitter over n cycles for a given system. $t_{\text{ERR}(\text{nper}), \text{allowed}} \text{ is the specified allowed clock period jitter over } n \text{ cycles}.$ $t_{\text{ERR}(nper)}$ is not subject to production test. $$t_{ERR (nper)} = \left( \sum_{j=i}^{i+n-1} t_{CKj} \right) - n \times t_{CK (avg)}$$ t<sub>ERR(nper),min</sub> can be calculated by the formula shown below: $$t_{ERR (nper), min} = (1 + 0.68 LN (n)) \times t_{JIT(per), min}$$ t<sub>ERR(nper),max</sub> can be calculated by the formula shown below: $$t_{ERR (nper), max} = (1 + 0.68 LN (n)) \times t_{JIT (per), max}$$ Using these equations, $t_{ERR(nper)}$ tables can be generated for each $t_{JIT(per),act}$ value. # Definition for duty cycle jitter t<sub>JIT(duty)</sub> $t_{JIT(duty)}$ is defined with absolute and average specification of $t_{CH}$ / $t_{CL}$ . $$t_{JIT (duty), min} = MIN ((t_{CH(abs), min} - t_{CH(avg), min}), (t_{CL(abs), min} - t_{CL(avg), min})) \times t_{CK(avg)}$$ $$t_{JIT\;(duty),\;max} = MAX\;((t_{CH(abs),\;max} - t_{CH(avg),\;max}),\;(t_{CL(abs),\;max} - t_{CL(avg),\;max})) \times t_{CK(avg)}$$ # Definition for $t_{\text{CK(abs)}}$ , $t_{\text{CH(abs)}}$ and $t_{\text{CL(abs)}}$ These parameters are specified per their average values, however it is understood that the following relationship between the average timing and the absolute instantaneous timing holds at all times. | Parameter | Symbol | Min | Unit | |---------------------------------|----------------------|----------------------------------------------------------------------------------|----------------------| | Absolute Clock Period | t <sub>CK(abs)</sub> | t <sub>CK(avg),min</sub> + t <sub>JIT(per),min</sub> | ps | | Absolute Clock HIGH Pulse Width | t <sub>CH(abs)</sub> | t <sub>CH(avg),min</sub> + t <sub>JIT(duty),min</sub> / t <sub>CK(avg),min</sub> | t <sub>CK(avg)</sub> | | Absolute Clock LOW Pulse Width | t <sub>CL(abs)</sub> | t <sub>CL(avg),min</sub> + t <sub>JIT(duty),min</sub> / t <sub>CK(avg),min</sub> | t <sub>CK(avg)</sub> | #### Notes - t<sub>CK(avg),min</sub> is expressed is ps for this table. - 2. t<sub>JIT(duty),min</sub> is a negative value. Publication Date: Feb. 2020 Revision: 1.1 33/131 #### **Period Clock Jitter** LPDDR2 devices can tolerate some clock period jitter without core timing parameter derating. This section describes device timing requirements in the presence of clock period jitter (t<sub>JIT(per)</sub>) in excess of the values found in Table of "AC Timing" and how to determine cycle time derating and clock cycle derating. # $\textbf{Clock period jitter effects on core timing parameters (t_{RCD}, t_{RP}, t_{RTP}, t_{WR}, t_{WRA}, t_{WTR}, t_{RC}, t_{RAS}, t_{RRD}, t_{FAW})}$ Core timing parameters extend across multiple clock cycles. Period clock jitter will impact these parameters when measured in numbers of clock cycles. When the device is operated with clock jitter within the specification limits, the LPDDR2 device is characterized and verified to support $tn_{PARAM} = RU\{t_{PARAM} / t_{CK(avg)}\}$ . When the device is operated with clock jitter outside specification limits, the number of clocks or $t_{CK(avg)}$ may need to be increased based on the values for each core timing parameter. #### Cycle time derating for core timing parameters For a given number of clocks $(tn_{PARAM})$ , for each core timing parameter, average clock period $(t_{CK(avg)})$ and actual cumulative period error $(t_{ERR}(tn_{PARAM}),act)$ in excess of the allowed cumulative period error $(t_{ERR}(tn_{PARAM}),allowed)$ , the equation below calculates the amount of cycle time derating (in ns) required if the equation results in a positive value for a core timing parameter. A cycle time derating analysis should be conducted for each core timing parameter. The amount of cycle time derating required is the maximum of the cycle time deratings determined for each individual core timing parameter. #### Clock Cycle derating for core timing parameters For a given number of clocks (tn<sub>PARAM</sub>) for each core timing parameter, clock cycle derating should be specified with amount of period jitter (t<sub>JIT(per)</sub>). For a given number of clocks $(tn_{PARAM})$ , for each core timing parameter, average clock period $(t_{CK(avg)})$ and actual cumulative period error $(t_{ERR}(tn_{PARAM}),act)$ in excess of the allowed cumulative period error $(t_{ERR}(tn_{PARAM}),allowed)$ , the equation below calculates the clock cycle derating (in clocks) required if the equation results in a positive value for a core timing parameter. ClockCycleDerating = RU $$\left\{ \frac{t_{PARAM} + t_{ERR} (tn_{PARAM}), act - t_{ERR} (tn_{PARAM}), allowed}{t_{CK(avg)}} \right\} - tn_{PARAM}$$ A clock cycle derating analysis should be conducted for each core timing parameter. # Clock jitter effects on Command/Address timing parameters (t<sub>IS</sub>, t<sub>IH</sub>, t<sub>ISCKE</sub>, t<sub>IHCKE</sub>, t<sub>ISCKE</sub>, t<sub>IHCKE</sub>, t<sub>IHCKE</sub>) These parameters are measured from a command/address signal (CKE, CS\_n, CA0 - CA9) transition edge to its respective clock signal (CK\_t/CK\_c) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. $t_{JIT(per)}$ , as the setup and hold are relative to the clock signal crossing that latches the command/address. Regardless of clock jitter values, these values shall be met. Publication Date: Feb. 2020 Revision: 1.1 34/131 ### Clock jitter effects on Read timing parameters #### **t**<sub>RPRE</sub> When the device is operated with input clock jitter, t<sub>RPRE</sub> needs to be derated by the actual period jitter (t<sub>JIT(per)</sub>,act,max) of the input clock in excess of the allowed period jitter (t<sub>JIT(per)</sub>,allowed,max). Output deratings are relative to the input clock. $$t_{RPRE \, (min, \, derated)} = 0.9 - \left( \frac{t_{JIT(per)}, act, max - t_{JIT(per)}, allowed, max}{t_{CK(avg)}} \right)$$ #### For example, if the measured jitter into a LPDDR2-800 device has $t_{CK(avg)} = 2500$ ps, $t_{JIT(per)}$ , act, min = -172 ps and $t_{JIT(per)}$ , act, max = + 193 ps, then $t_{RPRE\ (min,derated)} = 0.9 - (t_{JIT(per)},act,max - t_{JIT(per)},allowed,max)/t_{CK(avg)} = 0.9 - (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.8628\ t_{CK(avg)} = 0.00 + (193 - 100)/2500 = 0.00 + (193 - 100)/2500 = 0.00 + (193 - 100)/2500 = 0.00 + (193 - 100)/2500 = 0.00 + (193 - 100)/25$ ### $t_{LZ(DQ)}, t_{HZ(DQ)}, t_{DQSCK}, t_{LZ(DQS)}, t_{HZ(DQS)}$ These parameters are measured from a specific clock edge to a data signal (DMn, DQm: n=0, 1, 2, 3. m=0-31) transition and will be met with respect to that clock edge. Therefore, they are not affected by the amount of clock jitter applied (i.e. t<sub>JIT(per)</sub>). #### t<sub>QSH</sub>, t<sub>QSL</sub> These parameters are affected by duty cycle jitter which is represented by t<sub>CH(abs), min</sub> and t<sub>CL(abs), min</sub> and t<sub>CL(abs), min</sub> $t_{QSH(abs), min} = t_{CH(abs), min} - 0.05$ $t_{\text{QSL(abs), min}} = t_{\text{CL(abs), min}} \text{ - } 0.05$ These parameters determine absolute Data-Valid window at the LPDDR2 device pin. Absolute min data-valid window @ LPDDR2 device pin = min { ( t<sub>QSH(abs), min</sub> \* t<sub>CK(avg), min</sub> - t<sub>DQSQ, max</sub> - t<sub>QHS, max</sub> ), ( t<sub>QSL(abs), min</sub> \* t<sub>CK(avg), min</sub> - t<sub>DQSQ, max</sub> - t<sub>QHS, max</sub> ) } This minimum data-valid window shall be met at the target frequency regardless of clock jitter. #### **t**RPST $t_{RPST}$ is affected by duty cycle jitter which is represented by $t_{CL(abs)}$ . Therefore $t_{RPST(abs),min}$ can be specified by $t_{CL(abs),min}$ . $t_{RPST(abs),min} = t_{CL(abs),min} - 0.05 = t_{QSL(abs),min}$ Publication Date: Feb. 2020 Revision: 1.1 35/131 #### Clock jitter effects on Write timing parameters #### $t_{DS}, t_{DH}$ These parameters are measured from a data signal (DMn, DQm: n=0, 1, 2, 3. m=0-31) transition edge to its respective data strobe signal (DQSn\_t, DQSn\_c: n=0, 1, 2, 3) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. t<sub>JIT(per)</sub>), as the setup and hold are relative to the clock signal crossing that latches the command/address. Regardless of clock jitter values, these values shall be met. #### t<sub>DSS</sub>, t<sub>DSH</sub> These parameters are measured from a data strobe signal (DQSx\_t, DQSx\_c) crossing to its respective clock signal (CK\_t/CK\_c) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. t\_JIT(per)), as the setup and hold are relative to the clock signal crossing that latches the command/address. Regardless of clock jitter values, these values shall be met. #### t<sub>DQSS</sub> This parameter is measured from a data strobe signal (DQSx\_t, DQSx\_c) crossing to the subsequent clock signal (CK\_t/CK\_c) crossing. When the device is operated with input clock jitter, this parameter needs to be derated by the actual period jitter $t_{J|T(per)}$ , act of the input clock in excess of the allowed period jitter $t_{J|T(per)}$ , allowed. $$t_{DQSS (min, derated)} = 0.75 - \left( \frac{t_{JIT(per)}, act, min - t_{JIT(per)}, allowed, min}{t_{CK(avg)}} \right)$$ $$t_{DQSS\ (max,\ derated)} = 1.25 - \left(\begin{array}{c} t_{JIT(per)}, act, max - t_{JIT(per)}, allowed, max \\ \hline \\ t_{CK(avg)} \end{array}\right)$$ #### For example, if the measured jitter into a LPDDR2-800 device has $t_{CK(avg)} = 2500$ ps, $t_{JIT(per)}$ , act, min = -172 ps and $t_{JIT(per)}$ , act, max = + 193 ps, then $t_{\text{DQSS},(\text{min},\text{derated})} = 0.75 - (t_{\text{JIT}(\text{per})},\text{act},\text{min} - t_{\text{JIT}(\text{per})},\text{allowed},\text{min})/t_{\text{CK}(\text{avg})} = 0.75 - (-172 + 100)/2500 = 0.7788 \ t_{\text{CK}(\text{avg})} = 0.76 + 100 \ t_{\text{CK}(\text{avg})} = 0.76 + 100 \ t_{\text{CK}(\text{avg})} = 0.76 0.76$ $t_{DQSS,(max,derated)} = 1.25 - (t_{JIT(per)},act,max - t_{JIT(per)},allowed,max)/t_{CK(avg)} = 1.25 - (193 - 100)/2500 = 1.2128 \ t_{CK(avg)} + t_{CK(avg$ Publication Date: Feb. 2020 Revision: 1.1 36/131 # **Refresh Requirements** ### **Table of Refresh Requirement Parameters** | Parameter | | Symbol | Value | Unit | |------------------------------------------------------------|--------------------|---------------------|-------|------| | Number of Banks | | 8 | | | | Refresh Window $T_{\text{CASE}} \leqq 85~^{\circ}\text{C}$ | t <sub>REFW</sub> | 32 | ms | | | Required number of REFRESH commands (min) | | R | 4,096 | | | Average time between REFRESH commands (for reference only) | REFab | t <sub>REFI</sub> | 7.8 | us | | $T_{CASE} \le 85 ^{\circ}C$ | REFpb | t <sub>REFIpb</sub> | 0.975 | us | | Refresh Cycle time | | t <sub>RFCab</sub> | 130 | ns | | Pre Bank Refresh Cycle time | t <sub>RFCpb</sub> | 60 | ns | | | Burst Refresh Window = 4 x 8 x t <sub>RFCab</sub> | t <sub>REFBW</sub> | 4.16 | us | | Publication Date: Feb. 2020 Revision: 1.1 37/131 # **AC Timing** # Table of AC Timing\*1-2 AC timing parameters must satisfy the $t_{CK}$ minimum conditions (in multiples of $t_{CK}$ ) as well as the timing specifications when values for both are indicated. | Darameter | Symbol | Min / | Min | | LPDDR2 | | Unit | |---------------------------------------------------------------------------------------|--------------------------------|-------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------|----------------------| | Parameter | Symbol | Max | t <sub>CK</sub> | 1066 | 800 | 667 | Unit | | Max. Frequency*4 | | ~ | | 533 | 400 | 333 | MHz | | Clock Timing | | | | | | | | | Average Cleak Period | 4 | min | | 1.875 | 2.5 | 3 | ns | | Average Clock Period | t <sub>CK(avg)</sub> | max | | | | ns | | | Average LICH Dules Width | | min | | | 0.45 | | t <sub>CK(avg)</sub> | | Average HIGH Pulse Width | t <sub>CH(avg)</sub> | max | | | 0.55 | | t <sub>CK(avg)</sub> | | A I OM P. I M': HI | | min | | | 0.45 | | t <sub>CK(avg)</sub> | | Average LOW Pulse Width | t <sub>CL(avg)</sub> | max | | | 0.55 | | t <sub>CK(avg)</sub> | | Absolute Clock Period | t <sub>CK(abs)</sub> | min | | t <sub>CK</sub> | (avg), min + t <sub>JIT(per)</sub> | , min | ps | | Absolute Clock HIGH Pulse Width (with | t <sub>CH(abs)</sub> , | min | | | 0.43 | | t <sub>CK(avg)</sub> | | allowed jitter) | allowed | max | | | 0.57 | | t <sub>CK(avg)</sub> | | Absolute Clock LOW Pulse Width (with | t <sub>CL(abs)</sub> , | min | | | | t <sub>CK(avg)</sub> | | | allowed jitter) | allowed | max | | | 0.57 | | t <sub>CK(avg)</sub> | | OL 1 D : 130 ( 30 H 130 ) | t <sub>JIT(per)</sub> , | min | | -90 | -100 | -110 | ps | | Clock Period Jitter (with allowed jitter) | allowed | max | | 90 | 100 | 110 | ps | | Maximum Clock Jitter between Two<br>Consecutive Clock Cycles (with allowed<br>jitter) | t <sub>JIT(cc)</sub> , allowed | max | | 180 | 200 | 220 | ps | | Duty Clock Jitter (with allowed jitter) | t <sub>JIT(duty)</sub> , | min | | $\begin{aligned} & \min((t_{\text{CH(abs)},\text{min}} - t_{\text{CH(avg)},\text{min}}), \\ & (t_{\text{CL(abs)},\text{min}} - t_{\text{CL(avg)},\text{min}})) \times t_{\text{CK(avg)}} \end{aligned}$ | | | ps | | Duty Clock Sitter (with allowed jitter) | allowed | max | | | vg),max),<br>x t <sub>CK(avg)</sub> | ps | | | Cumulativa Error Agraga 2 Cyalon | t <sub>ERR(2per)</sub> , | min | | -132 | -147 | -162 | ps | | Cumulative Error Across 2 Cycles | allowed | max | | 132 | 147 | 162 | ps | | Cumulativa Error Agrees 2 Cycles | t <sub>ERR(3per)</sub> , | min | | -157 | -175 | -192 | ps | | Cumulative Error Across 3 Cycles | allowed | max | | 157 | 175 | 192 | ps | | Cumulativa Error Agrees 4 Cycles | t <sub>ERR(4per)</sub> , | min | | -175 | -194 | -214 | ps | | Cumulative Error Across 4 Cycles | allowed | max | | 175 | 194 | 214 | ps | | Cumulativa Error Agrees 5 Cycles | t <sub>ERR(5per)</sub> , | min | | -188 | -209 | -230 | ps | | Cumulative Error Across 5 Cycles | allowed | max | | 188 | 209 | 230 | ps | Publication Date: Feb. 2020 Revision: 1.1 38/131 Elite Semiconductor Microelectronics Technology Inc | B | Compleal | Min / | Min | | | 1124 | | |--------------------------------------------|---------------------------|-------|-----|----------------|-------------------------------------------------------|------|------| | Parameter | Symbol | Max | tck | 1066 | 800 | 667 | Unit | | Cumulative Error Across 6 Cycles | t <sub>ERR(6per)</sub> , | min | | -200 | -222 | -244 | ps | | Cumulative Error Across & Cycles | allowed | max | | 200 | 222 | 244 | ps | | Cumulative Error Across 7 Cycles | t <sub>ERR(7per)</sub> , | min | | -209 | -232 | -256 | ps | | Cumulative Enot Across 7 Cycles | allowed | max | | 209 | 232 | 256 | ps | | Cumulative Error Across 8 Cycles | $t_{ERR(8per)},$ | min | | -217 | -241 | -266 | ps | | Outhidiative Effor Across 6 Gycles | allowed | max | | 217 | 241 | 266 | ps | | Cumulative Error Across 9 Cycles | t <sub>ERR(9per)</sub> , | min | | -224 | -249 | -274 | ps | | Cumulative Effor Across 9 Cycles | allowed | max | | 224 | 249 | 274 | ps | | Cumulative Error Across 10 Cycles | t <sub>ERR(10per)</sub> , | min | | -231 | -257 | -282 | ps | | Cumulative Effor Across To Cycles | allowed | max | | 231 | 257 | 282 | ps | | Cumulative Error Across 11 Cycles | t <sub>ERR(11per)</sub> , | min | | -237 | -263 | -289 | ps | | Cumulative Error Across 11 Cycles | allowed | max | | 237 | 263 | 289 | ps | | Cumulative Error Across 12 Cycles | t <sub>ERR(12per)</sub> , | min | | -242 | -269 | -296 | ps | | Cumulative Effor Across 12 Cycles | allowed | max | | 242 | 269 | 296 | ps | | Cumulative Error Across $n = 13, 14,, 49,$ | t <sub>ERR(nper)</sub> , | min | | tERR(nper),all | ps | | | | 50 Cycles | allowed | max | | | lowed, max = $(1 + 0.$<br>$t_{JIT(per),allowed, max}$ | | ps | | ZQ Calibration Parameters | | | | | | | | | Initialization Caibration Time | t <sub>ZQINIT</sub> | min | | | 1 | | us | | Long Calibration Time | tzqcL | min | 6 | | 360 | | ns | | Short Calibration Time | tzqcs | min | 6 | | 90 | | ns | | Calibration Reset Time | tzQRESET | min | 3 | | 50 | | ns | | Read Parameters <sup>*14</sup> | | | | | | | | | DQS Output Access Time from CK_t, CK_c | | min | | | 2500 | | ps | | DQ3 Output Access Time from CK_t, CK_C | t <sub>DQSCK</sub> | max | | | 5500 | | ps | | DQSCK Delta Short <sup>*18</sup> | t <sub>DQSCKDS</sub> | max | | 330 | 450 | 540 | ps | | DQSCK Delta Medium*19 | t <sub>DQSCKDM</sub> | max | | 680 | 900 | 1050 | ps | | DQSCK Delta Long*20 | t <sub>DQSCKDL</sub> | max | | 920 | 1200 | 1400 | ps | | DQS-DQ Skew | t <sub>DQSQ</sub> | max | | 200 | 240 | 280 | ps | | Data Hold Skew Factor | t <sub>QHS</sub> | max | | 230 | 280 | 340 | ps | Elite Semiconductor Microelectronics Technology Inc Publication Date: Feb. 2020 Revision: 1.1 39/131 # M54D1G1664A # Operation Temperature Condition -40°C~85°C | Banamatan | 0 | Min / | Min | | LPDDR2 | | 1114 | |---------------------------------------------------------------|---------------------------------------|-------|-----------------|-----------------------------|--------------------------------------------|----------------------|----------------------| | Parameter | Symbol | Max | t <sub>CK</sub> | 1066 | 800 | 667 | Unit | | DQS Output HIGH Pulse Width | t <sub>QSH</sub> | min | | | t <sub>CH(abs)</sub> - 0.05 | | t <sub>CK(avg)</sub> | | DQS Output LOW Pulse Width | t <sub>QSL</sub> | min | | t <sub>CL(abs)</sub> - 0.05 | | | t <sub>CK(avg)</sub> | | Data Half Period | t <sub>QHP</sub> | min | | | min(t <sub>QSH</sub> , t <sub>QSL</sub> ) | | t <sub>CK(avg)</sub> | | DQ / DQS Output Hold Time from DQS | t <sub>QH</sub> | min | | | t <sub>QHP</sub> - t <sub>QHS</sub> | | ps | | READ Preamble*15~16 | t <sub>RPRE</sub> | min | | | 0.9 | | t <sub>CK(avg)</sub> | | READ Postamble*15,17 | t <sub>RPST</sub> | min | | | t <sub>CL(abs)</sub> - 0.05 | | t <sub>CK(avg)</sub> | | DQS Low-Z from Clock*15 | t <sub>LZ(DQS)</sub> | min | | | t <sub>DQSCK, min</sub> - 300 | ١ | ps | | DQ Low-Z from Clock*15 | $t_{LZ(DQ)}$ | min | | t <sub>DQSC</sub> | <sub>K, min</sub> - (1.4 x t <sub>QH</sub> | S, max) | ps | | DQS High-Z from Clock*15 | t <sub>HZ(DQS)</sub> | max | | | t <sub>DQSCK, max</sub> - 100 | ) | ps | | DQ High-Z from Clock*15 | t <sub>HZ(DQ)</sub> | max | | t <sub>DQSCK</sub> | , <sub>max</sub> + (1.4 x t <sub>DQ</sub> | SQ, max) | ps | | Write Parameters <sup>*14</sup> | | | | | | | | | DQ and DM Input Hold Time (V <sub>REF</sub> based) | t <sub>DH</sub> | min | | 210 | 270 | 350 | ps | | DQ and DM Input Setup Time (V <sub>REF</sub> based) | t <sub>DS</sub> | min | | 210 | 270 | 350 | ps | | DQ and DM Input Pulse Width | t <sub>DIPW</sub> | min | | | | t <sub>CK(avg)</sub> | | | Write Command to 1st DQS Latching | 4 | min | | 0.75 | | | t <sub>CK(avg)</sub> | | Transition | t <sub>DQSS</sub> | max | | 1.25 | | | t <sub>CK(avg)</sub> | | DQS Input High-Level Width | t <sub>DQSH</sub> | min | | | 0.4 | | t <sub>CK(avg)</sub> | | DQS Input Low-Level Width | t <sub>DQSL</sub> | min | | | 0.4 | | t <sub>CK(avg)</sub> | | DQS Falling Edge to CK Setup Time | t <sub>DSS</sub> | min | | | 0.2 | | t <sub>CK(avg)</sub> | | DQS Falling Edge Hold Time from CK | t <sub>DSH</sub> | min | | | 0.2 | | t <sub>CK(avg)</sub> | | Write Postamble | t <sub>WPST</sub> | min | | | 0.4 | | t <sub>CK(avg)</sub> | | Write Preamble | t <sub>WPRE</sub> | min | | | 0.35 | | t <sub>CK(avg)</sub> | | CKE Input Parameters | | | | | | | | | CKE Min. Pulse Width (high and low pulse width) | t <sub>CKE</sub> | min | 3 | | 3 | | t <sub>CK(avg)</sub> | | CKE Input Setup Time | p Time t <sub>ISCKE</sub> *2 min 0.25 | | | | | | t <sub>CK(avg)</sub> | | CKE Input Hold Time | min | | | 0.25 | | t <sub>CK(avg)</sub> | | | Command / Address Input Parameters*14 | | | | | | | | | Address and Control Input Hold Time (V <sub>REF</sub> based) | t <sub>IH</sub> *1 | min | | 220 | 290 | 370 | ps | | Address and Control Input Setup Time (V <sub>REF</sub> based) | t <sub>IS</sub> *1 | min | | 220 | 290 | 370 | ps | | Address and Control Input Pulse Width | t <sub>IPW</sub> | min | | | 0.4 | | t <sub>CK(avg)</sub> | Publication Date: Feb. 2020 Revision: 1.1 40/131 | Parameter. | Cr1 - 1 | Min / | Min | | LPDDR2 | | 1124 | | |-----------------------------------------------------------------------------------------|---------------------|-------|-----------|------|------------------------------------|-----|----------------------|--| | Parameter | Symbol | Max | tck | 1066 | 800 | 667 | Unit | | | Boot Parameters (10 MHz - 55 MHz) *8,10,11 | | | | | | | | | | Clock Cycle Time | | max | | | 100 | | ns | | | Clock Cycle Time | t <sub>CKb</sub> | min | | | ns | | | | | CKE Input Setup Time | tisckeb | min | | | 2.5 | | ns | | | CKE Input Hold Time | tiHCKEb | min | | | 2.5 | | ns | | | Address & Control Input Setup Time | t <sub>ISb</sub> | min | | | 1150 | | ps | | | Address & Control Input Hold Time | t <sub>IHb</sub> | min | | | 1150 | | ps | | | DQS Output Data Access Time from CK_t/ | tooogg | min | | | 2.0 | | ns | | | CK_c | t <sub>DQSCKb</sub> | max | | | 10.0 | | ns | | | Data Strobe Edge to Output Data Edge t <sub>DQSQb</sub> -1.2 | t <sub>DQSQb</sub> | max | | | 1.2 | | ns | | | Data Hold Skew Factor | t <sub>QHSb</sub> | max | | | 1.2 | | ns | | | Mode Register Parameters | | | | | | | | | | Mode Register Read Command Period | t <sub>MRR</sub> | min | 2 | | 2 | | t <sub>CK(avg)</sub> | | | Mode Register Write Command Period | t <sub>MRW</sub> | min | 5 | | 5 | | t <sub>CK(avg)</sub> | | | SDRAM Core Parameters*12 | | | | | | | | | | Read Latency | RL | min | | 8 | 6 | 5 | t <sub>CK(avg)</sub> | | | Write Latency | WL | min | | 4 | 3 | 2 | t <sub>CK(avg)</sub> | | | Active to Active Command Period | t <sub>RC</sub> | min | | | (with all-bank I<br>(with per-bank | | ns | | | CKE Minimum Pulse Width during Self<br>Refresh (Low Pulse Width during Self<br>Refresh) | t <sub>CKESR</sub> | min | 3 | | 15 | | ns | | | Self Refresh Exit to Next Valid Command Delay | t <sub>XSR</sub> | min | 2 | | t <sub>RFCab</sub> +10 | | ns | | | Exit Power Down to Next Valid Command Delay | t <sub>XP</sub> | min | 2 | | 7.5 | | ns | | | CAS to CAS Delay | t <sub>CCD</sub> | min | 2 | | 2 | | t <sub>CK(avg)</sub> | | | Internal Read to Precharge Command Delay | t <sub>RTP</sub> | min | nin 2 7.5 | | | 7.5 | | | | | | Fast | 3 | 15 | | | ns | | | RAS to CAS Delay | t <sub>RCD</sub> | Тур | 3 | | 18 | | ns | | | | | Slow | 3 | | ns | | | | Publication Date: Feb. 2020 Revision: 1.1 41/131 # M54D1G1664A ## Operation Temperature Condition -40°C~85°C | Post of the | 0 | Min / | Min | | LPDDR2 | | | |----------------------------------------|-------------------------------|---------------------------|-----------------|------|--------------------------|-----|------| | Parameter | Symbol | Max | t <sub>CK</sub> | 1066 | 800 | 667 | Unit | | | | Fast | 3 | | 15 | | ns | | Row Precharge Time (single bank) | t <sub>RPpb</sub> | Тур | 3 | 18 | | | ns | | | | Slow | 3 | | 24 | | ns | | | | Fast | 3 | | 18 | | ns | | Row Precharge Time (all bank) | t <sub>RPab</sub> | Тур | 3 | | 21 | | ns | | | | Slow | 3 | | 27 | | ns | | Row Active Time | | min | 3 | | 42 | | ns | | Row Active Time | t <sub>RAS</sub> | max | | | 70 | | us | | Write Recovery Time | t <sub>WR</sub> | min | 3 | | | ns | | | Internal Write to Read Command Delay | t <sub>WTR</sub> | min | 2 | | 7.5 | | ns | | Active Bank A to Active Bank B Command | t <sub>RRD</sub> | t <sub>RRD</sub> min 2 10 | | 10 | | ns | | | Four Bank Activate Window | t <sub>FAW</sub> | min | 8 | | 50 | | ns | | Minimum Deep Power Down Time | t <sub>DPD</sub> | min | | | | us | | | Temperature Derating | | | | | | | | | t <sub>DQSCK</sub> Derating | t <sub>DQSCK</sub> (Derated) | max | | 5620 | 60 | 000 | ps | | | t <sub>RCD</sub><br>(Derated) | min | | | t <sub>RCD</sub> + 1.875 | | ns | | | t <sub>RC</sub> (Derated) | min | | | t <sub>RC</sub> + 1.875 | | ns | | Core Timings Temperature Derating | t <sub>RAS</sub><br>(Derated) | min | | | t <sub>RAS</sub> + 1.875 | | ns | | | t <sub>RP</sub> (Derated) | min | | | t <sub>RP</sub> + 1.875 | | ns | | | t <sub>RRD</sub><br>(Derated) | min | | | t <sub>RRD</sub> + 1.875 | | ns | #### Notes: - 1. Frequency values are for reference only. Clock cycle time (tck) shall be used to determine device capabilities. - 2. All AC timings assume an input slew rate of 1V/ns. - 3. Read, Write, and input setup and hold values are referenced to V<sub>REF</sub>. - 4. t<sub>DQSCKDS</sub> is the absolute value of the difference between any two t<sub>DQSCK</sub> measurements (in a byte lane) within a contiguous sequence of bursts in a 160ns rolling window. t<sub>DQSCKDS</sub> is not tested and is guaranteed by design. Temperature drift in the system is < 10°C/s. Values do not include clock jitter. - 5. t<sub>DQSCKDM</sub> is the absolute value of the difference between any two t<sub>DQSCK</sub> measurements (in a byte lane) within a 1.6us rolling window. t<sub>DQSCKDM</sub> is not tested and is guaranteed by design. Temperature drift in the system is < 10°C/s. Values do not include clock jitter. - t<sub>DQSCKDL</sub> is the absolute value of the difference between any two t<sub>DQSCK</sub> measurements (in a byte lane) within a 32ms rolling window. t<sub>DQSCKDL</sub> is not tested and is guaranteed by design. Temperature drift in the system is < 10°C/s. Values do not include clock jitter.</li> Publication Date: Feb. 2020 Revision: 1.1 42/131 Elite Semiconductor Microelectronics Technology Inc For Low-to-High and High-to-Low transitions, the timing reference is at the point when the signal crosses $V_{TT}$ . $t_{HZ}$ and $t_{LZ}$ transitions occur in the same access time (with respect to clock) as valid data transitions. These parameters are not referenced to a specific voltage level but to the time when the device output is no longer driving (for $t_{RPRE}$ , $t_{LZ(DQS)}$ and $t_{HZ(DQ)}$ ), or begins driving (for $t_{RPRE}$ , $t_{LZ(DQS)}$ , $t_{LZ(DQ)}$ ). The figure below shows a method to calculate the point when device is no longer driving $t_{HZ(DQS)}$ and $t_{HZ(DQS)}$ , or begins driving $t_{LZ(DQS)}$ and $t_{LZ(DQS)}$ by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent. The parameters $t_{LZ(DQS)}$ , $t_{LZ(DQ)}$ , $t_{HZ(DQS)}$ , and $t_{HZ(DQ)}$ are defined as single-ended. The timing parameters $t_{RPRE}$ and $t_{RPST}$ are determined from the differential signal DQS\_t/DQS\_c. #### **Output Transition Timing** - 7. Measured from the start driving of DQS\_t / DQS\_c to the start driving the first rising strobe edge. - 8. Measured from the start driving the last falling strobe edge to the stop driving DQS\_t / DQS\_c. - 9. CKE input setup time is measured from CKE reaching High/Low voltage level to CK\_t / CK\_c crossing. - 10. CKE input hold time is measured from CK\_t/CK\_c crossing to CKE reaching High/Low voltage level. - 11. Input setup/hold time for signal (CA0 ~ 9, CS\_n). - 12. To ensure device operation before the device is configured a number of AC boot timing parameters are defined in this table. Boot parameter symbols have the letter **b** appended, e.g., t<sub>CK</sub> during boot is t<sub>CKb</sub>. - 13. The LPDDR2 devices set some mode register default values upon receiving a RESET (MRW) command as specified in "Mode Register Definition" section. - 14. The output skew parameters are measured with Ron default settings into the reference load. - 15. The min $t_{CK}$ column applies only when $t_{CK}$ is greater than 6ns. - 16. DRAM devices should be evenly addressed when being accessed. Disproportionate accesses to a particular row address may result in reduction of the product lifetime. Publication Date: Feb. 2020 Revision: 1.1 43/131 #### CA and CS\_n Setup, Hold and Derating For all input signals (CA and CS\_n) the total $t_{IS}$ (setup time) and $t_{IH}$ (hold time) is calculated by adding the data sheet $t_{IS(base)}$ and $t_{IH(base)}$ value to the $\triangle t_{IS}$ and $\triangle t_{IH}$ derating value respectively (see the series of tables following this section). Example: $t_{IS}$ (total setup time) = $t_{IS(base)}$ + $\triangle t_{IS}$ . Setup $(t_{IS})$ nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $V_{REF(DC)}$ and the first crossing of $V_{IH(AC), min}$ . Setup $(t_{IS})$ nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{REF(DC)}$ and the first crossing of $V_{IL(AC), max}$ . If the actual signal is always earlier than the nominal slew rate line between shaded ' $V_{REF(DC)}$ to AC region', use nominal slew rate for derating value (see the Figure of "Illustration of nominal slew rate and $t_{VAC}$ for setup time $t_{IS}$ for CA and CS\_n with respect to clock"). If the actual signal is later than the nominal slew rate line anywhere between shaded ' $V_{REF(DC)}$ to AC region', the slew rate of a tangent line to the actual signal from the AC level to DC level is used for derating value (see the Figure of "Illustration of tangent line for setup time $t_{IS}$ for CA and CS n with respect to clock"). Hold $(t_{IH})$ nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $V_{IL(DC),\,max}$ and the first crossing of $V_{REF(DC)}$ . Hold $(t_{IH})$ nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{IH(DC),min}$ and the first crossing of $V_{REF(DC)}$ . If the actual signal is always later than the nominal slew rate line between shaded 'DC to $V_{REF(DC)}$ region', use nominal slew rate for derating value (see the Figure of "Illustration of nominal slew rate for hold time $t_{IH}$ for CA and CS\_n with respect to clock"). If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'DC to $V_{REF(DC)}$ region', the slew rate of a tangent line to the actual signal from the DC level to $V_{REF(DC)}$ level is used for derating value (see the Figure of "Illustration of tangent line for hold time $t_{IH}$ for CA and CS\_n with respect to clock"). For a valid transition, the input signal has to remain above/below $V_{IH}/V_{IL(AC)}$ for some time $t_{VAC}$ (see the Table of "Required time $t_{VAC}$ above $V_{IH(AC)}$ {below $V_{IL(AC)}$ } for valid transition"). Although for slow slew rates the total setup time might be negative (i.e. a valid input signal will not have reached $V_{IH}/V_{IL(AC)}$ at the time of the rising clock transition). A valid input signal is still required to complete the transition and reach $V_{IH}/V_{IL(AC)}$ . For slew rates between the values listed in the tables, the derating values are obtained by linear interpolation. These values are typically not subject to production test. They are verified by design and characterization. Table of CA and CS\_n Setup and Hold Base-Values for 1V/ns | Linit Incl | | | Deference | | | | | |-----------------------|------|-----|-----------|-----|---------|-----|-----------------------------------------------------| | Unit [ps] | 1066 | 933 | 800 | 667 | 533 466 | | Reference | | t <sub>IS(base)</sub> | 0 | 30 | 70 | 150 | 240 | 300 | $V_{IH}/V_{IL(AC)} = V_{REF(DC)} \pm 220 \text{mV}$ | | t <sub>IH(base)</sub> | 90 | 120 | 160 | 240 | 330 | 390 | $V_{IH}/V_{IL(DC)} = V_{REF(DC)} \pm 130 \text{mV}$ | | Unit In al | | LPD | DR2 | Deference | | |-----------------------|-----|-----|-----|-----------|-----------------------------------------------------| | Unit [ps] | 400 | 333 | 266 | 200 | Reference | | t <sub>IS(base)</sub> | 300 | 440 | 600 | 850 | $V_{IH}/V_{IL(AC)} = V_{REF(DC)} \pm 300 \text{mV}$ | | t <sub>IH(base)</sub> | 400 | 540 | 700 | 950 | $V_{IH}/V_{IL(DC)} = V_{REF(DC)} \pm 200 \text{mV}$ | Note: AC/DC referenced for 1V/ns CA and CS\_n slew rate and 2V/ns differential CK\_t / CK\_c slew rate. Publication Date: Feb. 2020 Revision: 1.1 44/131 Table of Derating values LPDDR2 $t_{\text{IS}}/t_{\text{IH}}$ - AC/DC based AC220 | | $\triangle t_{IS}$ , $\triangle t_{IH}$ derating in [ps] AC/DC based | | | | | | | | | | | | | | | | | |-----------|------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------|------------------|------------------|------------------|------| | | AC220 Threshold -> $V_{IH(AC)} = V_{REF(DC)} + 220 \text{mV}$ , $V_{IL(AC)} = V_{REF(DC)} - 220 \text{mV}$ | | | | | | | | | | | | | | | | | | | DC130 Threshold -> $V_{IH(DC)} = V_{REF(DC)} + 130 \text{mV}$ , $V_{IL(DC)} = V_{REF(DC)} - 130 \text{mV}$ | | | | | | | | | | | | | | | | | | | CK_t, CK_c Differential Slew Rate | | | | | | | | | | | | | | | | | | | | 4.0 | 4.0 V/ns 3.0 V/ns 2.0 V/ns 1.8 V/ns 1.6 V/ns 1.4 V/ns 1.2 V/n | | | | | | | V/ns | 1.0 | V/ns | | | | | | | | | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | ∆t <sub>IS</sub> | ∆tıн | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | ∆t <sub>IS</sub> | ∆tıн | | | 2.0 | 110 | 65 | 110 | 65 | 110 | 65 | | | | | | | | | | | | V/ns | 1.5 | 74 | 43 | 73 | 43 | 73 | 43 | 89 | 59 | | | | | | | | | | te V | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 16 | 16 | 32 | 32 | | | | | | | | Slew rate | 0.9 | | | -3 | -5 | -3 | -5 | 13 | 11 | 29 | 27 | 45 | 43 | | | | | | Sle | 0.8 | | | | | -8 | -13 | 8 | 3 | 24 | 19 | 40 | 35 | 56 | 55 | | | | _<br>_ם | 0.7 | | | | | | | 2 | -6 | 18 | 10 | 34 | 26 | 50 | 46 | 66 | 78 | | SS, | 0.6 | | | | | | | | | 10 | -3 | 26 | 13 | 42 | 33 | 58 | 65 | | CA, | 0.5 | | | | | | | | | | | 4 | -4 | 20 | 16 | 36 | 48 | | | 0.4 | | | | | | | | | | | | · | -7 | 2 | 17 | 34 | Note: Cell contents shaded in blue are defined as 'not supported'. Table of Derating values LPDDR2 t<sub>IS</sub>/t<sub>IH</sub> - AC/DC based - AC300 | | △t <sub>IS</sub> , △t <sub>IH</sub> derating in [ps] AC/DC based | | | | | | | | | | | | | | | | | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------|-------|------|------------------|------|------------------|------------------|------|------------------|------|------------------|------------------|------------------|------------------|------------------| | | AC300 Threshold -> $V_{IH(AC)} = V_{REF(DC)} + 300 \text{mV}$ , $V_{IL(AC)} = V_{REF(DC)} - 300 \text{mV}$<br>DC200 Threshold -> $V_{IH(DC)} = V_{REF(DC)} + 200 \text{mV}$ , $V_{IL(DC)} = V_{REF(DC)} - 200 \text{mV}$ | | | | | | | | | | | | | | | | | | | CK_t, CK_c Differential Slew Rate | | | | | | | | | | | | | | | | | | | | 4.0 \ | V/ns | 3.0 \ | V/ns | 2.0 | V/ns | 1.8 | V/ns | 1.6 | V/ns | 1.4 | V/ns | 1.2 | V/ns | 1.0 V/ns | | | | | ∆tıs | ∆t <sub>IH</sub> | ∆tıs | ∆tıн | ∆t <sub>IS</sub> | ∆tıн | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | ∆tıs | ∆t <sub>IH</sub> | ∆tıs | ∆t <sub>IH</sub> | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | | | 2.0 | 150 | 100 | 150 | 100 | 150 | 100 | | | | | | | | | | | | | 1.5 | 100 | 67 | 100 | 67 | 100 | 67 | 116 | 83 | | | | | | | | | | . V/ns | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 16 | 16 | 32 | 32 | | | | | | | | Slew rate V/ns | 0.9 | | | -4 | -8 | -4 | -8 | 12 | 8 | 28 | 24 | 44 | 40 | | | | | | | 8.0 | | | | | -12 | -20 | 4 | -4 | 20 | 12 | 36 | 28 | 52 | 48 | | | | CS_n | 0.7 | | | | | | | -3 | -18 | 13 | -2 | 29 | 14 | 45 | 34 | 61 | 66 | | CA, C | 0.6 | | | | | | | | | 2 | -21 | 18 | -5 | 34 | 15 | 50 | 47 | | | 0.5 | | | | | | | | | | | -12 | -32 | 4 | -12 | 20 | 20 | | | 0.4 | | | | | | | | | | | | | -35 | -40 | -11 | -8 | Note: Cell contents shaded in blue are defined as 'not supported'. Publication Date: Feb. 2020 Revision: 1.1 45/131 ### Table of Required time $t_{VAC}$ above $V_{IH(AC)}$ {below $V_{IL(AC)}\}$ for valid transition | Clays Data [V/ma] | t <sub>VAC</sub> @ 30 | 0mV [ps] | t <sub>VAC</sub> @ 22 | 0mV [ps] | |-------------------|-----------------------|----------|-----------------------|----------| | Slew Rate [V/ns] | min | max | min | max | | > 2.0 | 75 | - | 175 | - | | 2.0 | 57 | - | 170 | - | | 1.5 | 50 | - | 167 | - | | 1.0 | 38 | - | 163 | - | | 0.9 | 34 | - | 162 | - | | 0.8 | 29 | - | 161 | - | | 0.7 | 22 | - | 159 | - | | 0.6 | 13 | - | 155 | - | | 0.5 | 0 | - | 150 | - | | < 0.5 | 0 | - | 150 | - | Publication Date: Feb. 2020 Revision: 1.1 46/131 Figure of Illustration of nominal slew rate and $t_{VAC}$ for setup time $t_{IS}$ for CA and CS\_n with respect to clock Figure of Illustration of nominal slew rate for hold time t<sub>IH</sub> for CA and CS\_n with respect to clock Figure of Illustration of tangent line for setup time t<sub>IS</sub> for CA and CS\_n with respect to clock $$\begin{array}{c} \text{Setup Slew Rate} \\ \text{Rising Signal} \end{array} = \begin{array}{c} \frac{\text{tangent line [} V_{\text{IH(AC)} \, \text{min}} \text{-} V_{\text{REF(DC)}} \text{]}}{\triangle TR} \end{array}$$ $$\begin{array}{ccc} \text{Setup Slew Rate} \\ \text{Fallng Signal} \end{array} = \begin{array}{c} & \text{tangent line [V_{REF(DC)} - V_{IL(AC) \text{ max }}]} \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & &$$ Figure of Illustration of tangent line for for hold time t<sub>IH</sub> for CA and CS\_n with respect to clock Hold Slew Rate Rising Signal = $$\frac{\text{tangent line }[\ V_{REF(DC)} - V_{IL(DC) \text{ max }}]}{\triangle TR}$$ Hold Slew Rate Fallng Signal = $$\frac{\text{tangent line } [V_{IH(DC) \min} - V_{REF(DC)}]}{\triangle TF}$$ #### Data Setup, Hold and Slew Rate Derating For all input signals (DQ, DM), the total $t_{DS}$ (setup time) and $t_{DH}$ (hold time) required is calculated by adding the data sheet $t_{DS(base)}$ and $t_{DH(base)}$ value to the $\triangle t_{DS}$ and $\triangle t_{DH}$ derating value respectively(see the series of tables following this section). Example: $t_{DS}$ (total setup time) = $t_{DS(base)} + \triangle t_{DS}$ . Setup ( $t_{DS}$ ) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $V_{REF(DC)}$ and the first crossing of $V_{IH(AC), min}$ . Setup ( $t_{DS}$ ) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{REF(DC)}$ and the first crossing of $V_{IL(AC), max}$ (see the Figure of "Illustration of nominal slew rate and $t_{VAC}$ for setup time $t_{DS}$ for DQ with respect to strobe"). If the actual signal is always earlier than the nominal slew rate line between shaded ' $V_{REF(DC)}$ to AC region', use nominal slew rate for derating value. If the actual signal is later than the nominal slew rate line anywhere between shaded ' $V_{REF(DC)}$ to AC region', the slew rate of a tangent line to the actual signal from the AC level to DC level is used for derating value (see the Figure of "Illustration of tangent line for setup time $t_{DS}$ for DQ with respect to strobe"). Hold ( $t_{DH}$ ) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $V_{IL(DC), max}$ and the first crossing of $V_{REF(DC)}$ . Hold ( $t_{DH}$ ) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{IH(DC),min}$ and the first crossing of $V_{REF(DC)}$ (see the Figure of "Illustration of nominal slew rate for hold time $t_{DH}$ for DQ with respect to strobe"). If the actual signal is always later than the nominal slew rate line between shaded 'DC level to $V_{REF(DC)}$ region', use nominal slew rate for derating value. If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'DC to $V_{REF(DC)}$ region', the slew rate of a tangent line to the actual signal from the DC level to $V_{REF(DC)}$ level is used for derating value (see the Figure of "Illustration of tangent line for hold time $t_{DH}$ for DQ with respect to strobe"). For a valid transition the input signal has to remain above/below $V_{IH}/V_{IL(AC)}$ for some time $t_{VAC}$ (see the Table of "Required time $t_{VAC}$ above $V_{IH(AC)}$ {below $V_{IL(AC)}$ } for valid transition"). Although for slow slew rates the total setup time might be negative (i.e. a valid input signal will not have reached $V_{IH}/V_{IL(AC)}$ at the time of the rising clock transition), a valid input signal is still required to complete the transition and reach $V_{IH}/V_{IL(AC)}$ . For slew rates between the values listed in the tables, the derating values can be obtained by linear interpolation. These values are typically not subject to production test. They are verified by design and characterization. #### Table of Data Setup and Hold Base-Values for 1V/ns | Unit [no] | | | LPD | DR2 | | | Reference | |-----------------------|------|-----|-----|-----|-----|-----|-----------------------------------------------------| | Unit [ps] | 1066 | 933 | 800 | 667 | 533 | 466 | Reference | | t <sub>DS(base)</sub> | -10 | 15 | 50 | 130 | 210 | 230 | $V_{IH}/V_{IL(AC)} = V_{REF(DC)} \pm 220 \text{mV}$ | | t <sub>DH(base)</sub> | 80 | 105 | 140 | 220 | 300 | 320 | $V_{IH}/V_{IL(DC)} = V_{REF(DC)} \pm 130 \text{mV}$ | | Unit [no] | | LPD | DR2 | Poforonoo | | |-----------------------|---------|-----|-------------|-----------|-----------------------------------------------------| | Unit [ps] | 400 333 | | 333 266 200 | | Reference | | t <sub>DS(base)</sub> | 180 | 300 | 450 | 700 | $V_{IH}/V_{IL(AC)} = V_{REF(DC)} \pm 300 \text{mV}$ | | t <sub>DH(base)</sub> | 280 | 400 | 550 | 800 | $V_{IH}/V_{IL(DC)} = V_{REF(DC)} \pm 200 \text{mV}$ | Note: AC/DC referenced for 1V/ns DQ, DM slew rate and 2V/ns differential DQS\_t / DQS\_c slew rate. Publication Date: Feb. 2020 Revision: 1.1 51/131 Table of Derating values LPDDR2 $t_{DS}/t_{DH}$ - AC/DC based AC220 | | | | | | Thresh | old -> | V <sub>IH(AC)</sub> = | V <sub>REF(D</sub> | <sub>(C)</sub> +220 | mV, Vո | based | REF(DC) | | | | | | |----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|--------|--------|-----------------------|--------------------|---------------------|--------|-------|---------|----|----|----|----|------| | | | DC130 Threshold -> V <sub>IH(DC)</sub> = V <sub>REF(DC)</sub> +130mV, V <sub>IL(DC)</sub> = V <sub>REF(DC)</sub> -130mV DQS_t, DQS_c Differential Slew Rate | | | | | | | | | | | | | | | | | | | 4.0 V/ns 3.0 V/ns 2.0 V/ns 1.8 V/ns 1.6 V/ns 1.4 V/ns 1.2 V/ns 1.0 V/ns | | | | | | | | | | | | | | | V/ns | | | | ∆t <sub>DS</sub> | | | | | | | | | | | | | | | | | | 2.0 | 110 | 65 | 110 | 65 | 110 | 65 | | | | | | | | | | | | SU | 1.5 | 74 | 43 | 73 | 43 | 73 | 43 | 89 | 59 | | | | | | | | | | × | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 16 | 16 | 32 | 32 | | | | | | | | Slew rate V/ns | 0.9 | | | -3 | -5 | -3 | -5 | 13 | 11 | 29 | 27 | 45 | 43 | | | | | | lew | 0.8 | | | | | -8 | -13 | 8 | 3 | 24 | 19 | 40 | 35 | 56 | 55 | | | | DM S | 0.7 | | | | | | | 2 | -6 | 18 | 10 | 34 | 26 | 50 | 46 | 66 | 78 | | DQ, D | 0.6 | | | | | | | | | 10 | -3 | 26 | 13 | 42 | 33 | 58 | 65 | | ۵ | 0.5 | | | | | | | | | | | 4 | -4 | 20 | 16 | 36 | 48 | | | 0.4 | | | | | | | | | | | | | -7 | 2 | 17 | 34 | Note: Cell contents shaded in blue are defined as 'not supported'. Table of Derating values LPDDR2 t<sub>DS</sub>/t<sub>DH</sub> - AC/DC based - AC300 | | $\triangle t_{DS},\ \triangle t_{DH}$ derating in [ps] AC/DC based AC300 Threshold -> $V_{IH(AC)}$ = $V_{REF(DC)}$ +300mV, $V_{IL(AC)}$ = $V_{REF(DC)}$ -300mV | | | | | | | | | | | | | | | | | |----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------|------------------|------|------------------|------------------|------------------|------------------|------------------| | | | | | | | | | | | | | | | | | | | | | | DC200 Threshold -> V <sub>IH(DC)</sub> = V <sub>REF(DC)</sub> +200mV, V <sub>IL(DC)</sub> = V <sub>REF(DC)</sub> -200mV DQS_t, DQS_c Differential Slew Rate | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1.0 | V/ns | | | | | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | ∆tıs | ∆t <sub>IH</sub> | ∆tıs | ∆t <sub>IH</sub> | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | ∆t <sub>IS</sub> | ∆t <sub>IH</sub> | | | 2.0 | 150 | 100 | 150 | 100 | 150 | 100 | | | | | | | | | | | | | 1.5 | 100 | 67 | 100 | 67 | 100 | 67 | 116 | 83 | | | | | | | | | | V/ns | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 16 | 16 | 32 | 32 | | | | | | | | Slew rate V/ns | 0.9 | | | -4 | -8 | -4 | -8 | 12 | 8 | 28 | 24 | 44 | 40 | | | | | | Slew | 0.8 | | | | | -12 | -20 | 4 | -4 | 20 | 12 | 36 | 28 | 52 | 48 | | | | DW O | 0.7 | | | | | | | -3 | -18 | 13 | -2 | 29 | 14 | 45 | 34 | 61 | 66 | | DQ, | 0.6 | | | | | | | | | 2 | -21 | 18 | -5 | 34 | 15 | 50 | 47 | | | 0.5 | | | | | | | | | | | -12 | -32 | 4 | -12 | 20 | 20 | | | 0.4 | | | | | | | | | | | | | -35 | -40 | -11 | -8 | Note: Cell contents shaded in blue are defined as 'not supported'. Publication Date: Feb. 2020 Revision: 1.1 52/131 Table of Required time $t_{VAC}$ above $V_{IH(AC)}$ {below $V_{IL(AC)}\!$ for valid transition | Clays Data [V/ma] | t <sub>VAC</sub> @ 30 | 0mV [ps] | t <sub>VAC</sub> @ 22 | 0mV [ps] | |-------------------|-----------------------|----------|-----------------------|----------| | Slew Rate [V/ns] | min | max | min | max | | > 2.0 | 75 | - | 175 | - | | 2.0 | 57 | - | 170 | - | | 1.5 | 50 | - | 167 | - | | 1.0 | 38 | - | 163 | - | | 0.9 | 34 | - | 162 | - | | 0.8 | 29 | - | 161 | - | | 0.7 | 22 | - | 159 | - | | 0.6 | 13 | - | 155 | - | | 0.5 | 0 | - | 150 | - | | < 0.5 | 0 | - | 150 | - | Figure of Illustration of nominal slew rate and $t_{VAC}$ for setup time $t_{DS}$ for DQ with respect to strobe Figure of Illustration of nominal slew rate for hold time $t_{DH}$ for DQ with respect to strobe ### Figure of Illustration of tangent line for setup time t<sub>DS</sub> for DQ with respect to strobe Setup Slew Rate Rising Signal = $$\frac{\text{tangent line } [V_{\text{IH(AC) min}} - V_{\text{REF(DC)}}]}{\triangle TR}$$ $$\begin{array}{ccc} \text{Setup Slew Rate} \\ \text{FalIng Signal} &= & \frac{\text{tangent line [ } V_{\text{REF(DC)}} \text{--} V_{\text{IL(AC) max}} \text{]}}{\triangle \text{TF}} \end{array}$$ ### Figure of Illustration of tangent line for for hold time t<sub>DH</sub> for DQ with respect to strobe $$\begin{array}{c} \text{Hold Slew Rate} \\ \text{Rising Signal} \end{array} \ = \ \frac{\text{tangent line} \left[ \ V_{\text{REF(DC)}} \text{-} \ V_{\text{IL(DC)} \, \text{max}} \ \right]}{\triangle \text{TR}} \end{array}$$ Hold Slew Rate Fallng Signal = $$\frac{\text{tangent line }[\ V_{\text{IH(DC) min}} - V_{\text{REF(DC)}}\ ]}{\triangle \text{TF}}$$ ### **Functional Description** LPDDR2 devices use double data rate archiecture on the Command/Address (CA) bus to reduce the number of input pins in the system. The 10-bit CA bus contains command, address, and bank information. Each command uses one clock cycle, during which command information is transferred on both the positive and negative edge of the clock. LPDDR2-S4 devices use double data rate architecture on the DQ pins to achieve high speed operation. The double data rate architecture is essentially a 4n prefetch architecture with an interface designed to transfer two data bits per DQ every clock cycle at the I/O pins. A single read or write access for the LPDDR2-S4 effectively consists of a single 4n-bit-wide, one-clock-cycle data transfer at the internal SDRAM core and four corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. Read and write accesses are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. For LPDDR2-S4 devices, accesses begin with the registration of an Activate command, which is then followed by a Read or Write command. The address and BA bits registered coincident with the Activate command are used to select the row and the Bank to be accessed. The address bits registered coincident with the Read or Write command are used to select the Bank and the starting column location for the burst access. Prior to normal operation, the LPDDR2 device must be initialized. The following section provides detailed information covering device initialization, register definition, command description and device operation. Publication Date: Feb. 2020 Revision: 1.1 58/131 ### Power Up, Initialization, and Power Off The LPDDR2 Devices must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. #### **Power Ramp and Device Initialization** The following sequence shall be used to power up an LPDDR2 device. Unless specified otherwise, these steps are mandatory. #### 1. Power Ramp While applying power (after Ta), CKE shall be held at a logic low level (=<0.2 x $V_{DDCA}$ ), all other inputs shall be between $V_{IL\ min}$ and $V_{IHmax}$ . The device will only guarantee that outputs are in a high impedance state while CKE is held low. On or before the completion of the power ramp (Tb), CKE must be held low. DQ, DM, DQS\_t and DQS\_c voltage levels must be between $V_{SSQ}$ and $V_{DDQ}$ during voltage ramp to avoid latchup. CK\_t, CK\_c, CS\_n, and CA input levels must be between $V_{SSCA}$ and $V_{DDCA}$ during voltage ramp to avoid latchup. #### The following conditions apply: - Ta is the point when any power supply first reaches 300mV. - Noted conditions apply between Ta and power down (controlled or uncontrolled). - Tb is the point at which all supply and reference voltages are within their defined operating ranges. - Power ramp duration t<sub>INIT0</sub> (Tb Ta) must not exceed 20ms. - For supply and reference voltage operating conditions, see the Table of "Recommended DC Operating Conditions". - The voltage difference between any of V<sub>SS</sub>, V<sub>SSQ</sub>, and V<sub>SSCA</sub> pins must not exceed 100mV. #### Power Ramp Completion ### After Ta is reached: - V<sub>DD1</sub> must be greater than V<sub>DD2</sub> 200mV. - V<sub>DD1</sub> and V<sub>DD2</sub> must be greater than V<sub>DDCA</sub> 200mV. - $V_{DD1}$ and $V_{DD2}$ must be greater than $V_{DDQ}$ 200mV. - V<sub>REF</sub> must always be less than all other supply voltages. ### 2. CKE and Clock Beginning at Tb, CKE must remain low for at least $t_{\text{INIT1}} = 100$ ns, after which it may be asserted high. Clock must be stable at least $t_{\text{INIT2}} = 5$ x $t_{\text{CK}}$ prior to the first low to high transition of CKE (Tc). CKE, CS\_n and CA inputs must observe setup and hold time ( $t_{\text{IS}}$ , $t_{\text{IH}}$ ) requirements with respect to the first rising clock edge (as well as to the subsequent falling and rising edges). The clock period shall be within the range defined for $t_{\text{CKb}}$ (18ns to 100ns), if any Mode Register Reads are performed. Mode Register Writes can be sent at normal clock operating frequencies so long as all AC Timings are met. Furthermore, some AC parameters (e.g. $t_{\text{DQSCK}}$ ) may have relaxed timings (e.g. $t_{\text{DQSCKb}}$ ) before the system is appropriately configured. While keeping CKE high, issue NOP commands for at least $t_{INIT3} = 200us$ . (Td). Publication Date: Feb. 2020 Revision: 1.1 59/131 #### 3. Reset command After $t_{\text{INIT3}}$ is satisfied, a MRW (Reset) command shall be issued (Td). The memory controller may optionally issue a Precharge-All command prior to the MRW Reset command. Wait for at least $t_{\text{INIT4}}$ = 1us while keeping CKE asserted and issuing NOP commands. #### 4. Mode Registers Reads and Device Auto-Initialization (DAI) polling After t<sub>INIT4</sub> is satisfied (Te), only MRR commands and power down entry/exit commands are allowed. Therefore, after Te, CKE may go low in accordance to power down entry and exit specification. (See "Power Down" section) The MRR command may be used to poll the DAI bit to acknowledge when device auto-Initialization is complete or the memory controller shall wait a minimum of t<sub>INIT5</sub> before proceeding. As the memory output buffers are not properly configured yet, some AC parameters may have relaxed timings before the system is appropriately configured. After the DAI bit (MR0, "DAI") is set to zero "DAI complete" by the memory device, the device is in idle state (Tf). The state of the DAI status bit can be determined by an MRR command to MR0. The device will set the DAI bit no later than t<sub>INIT5</sub> after the RESET command. The memory controller shall wait a minimum of t<sub>INIT5</sub> or until the DAI bit is set before proceeding. After the DAI bit is set, it is recommended to determine the device type and other device characteristics by issuing MRR commands (MR0 "Device Information" etc.). #### 5. ZQ Calibration After t<sub>INIT5</sub> (Tf), an MRW ZQ Initialization Calibration command may be issued to the memory (MR10). This command is used to calibrate the LPDDR2 output drivers ( $R_{ON}$ ) over process, voltage, and temperature variations. Optionally, the MRW ZQ Initialization Calibration command will update MR0 to indicate $R_{ZQ}$ pin connection. In systems in which more than one LPDDR2 device exists on the same bus, the controller must not overlap ZQ Calibration commands. The device is ready for normal operation after $t_{ZQINIT}$ . #### 6. Normal Operation After $t_{ZQINIT}$ (Tg), MRW commands may be used to properly configure the memory (for example the output buffer driver strength, latencies, etc). Specifically, MR1, MR2, and MR3 shall be set to configure the memory for the target frequency and memory configuration. The LPDDR2 device will now be in IDLE state and ready for any valid command. After Tg, the clock frequency may be changed according to the clock frequency change procedure described in "Input clock stop and frequency change" section. Publication Date: Feb. 2020 Revision: 1.1 60/131 ### **Table of Timing Parameters for initialization** | Symbol | Va | lue | Unit | Comment | |---------------------|-----|-----|-----------------|-----------------------------------------------------| | Symbol | min | max | Onit | Comment | | t <sub>INITO</sub> | | 20 | ms | Maximum Power Ramp Time | | t <sub>INIT1</sub> | 100 | | ns | Minimum CKE low time after completion of power ramp | | t <sub>INIT2</sub> | 5 | | t <sub>CK</sub> | Minimum stable clock before first CKE high | | t <sub>INIT3</sub> | 200 | | us | Minimum Idle time after first CKE assertion | | t <sub>INIT4</sub> | 1 | | us | Minimum Idle time after Reset command | | t <sub>INIT5</sub> | | 10 | us | Maximum duration of Device Auto-Initialization | | t <sub>ZQINIT</sub> | 1 | | us | ZQ Initial Calibration for LPDDR2-S4 | | t <sub>CKb</sub> | 18 | 100 | ns | Clock cycle time during boot | ### Figure of Power Ramp and Initialization Sequence Publication Date: Feb. 2020 Revision: 1.1 61/131 #### Initialization after Reset (without Power ramp) If the RESET command is issued outside the power up initialization sequence, the reinitialization procedure shall begin with step 3 (Td). #### **Power Off Sequence** While removing power, CKE shall be held at a logic low level (=< $0.2 \times V_{DDCA}$ ), all other inputs shall be between $V_{IL min}$ and $V_{IH max}$ . The device will only guarantee that outputs are in a high impedance state while CKE is held low. DQ, DM, DQS\_t and DQS\_c voltage levels must be between V<sub>SSQ</sub> and V<sub>DDQ</sub> during power off sequence to avoid latchup. CK\_t, CK\_c, CS\_n and CA input levels must be between V<sub>SSCA</sub> and V<sub>DDCA</sub> during power off sequence to avoid latchup. Tx is the point where any power supply decreases under its minimum value specified in the Table of "Recommended DC Operating Conditions". Tz is the point where all power supplies are below 300 mV. After Tz, the device is powered off. The time between Tx and Tz (t<sub>POFF</sub>) shall be less than 2s. The following conditions apply between Tx and Tz: - V<sub>DD1</sub> must be greater than V<sub>DD2</sub> 200 mV. - $\bullet$ V<sub>DD1</sub> and V<sub>DD2</sub> must be greater than V<sub>DDCA</sub> 200 mV. - V<sub>DD1</sub> and V<sub>DD2</sub> must be greater than V<sub>DDQ</sub> 200 mV. - V<sub>REF</sub> must always be less than all other supply voltages. The voltage difference between any of $V_{SS}$ , $V_{SSQ}$ , and $V_{SSCA}$ pins may not exceed 100 mV. For supply and reference voltage operating conditions, see the Table of "Recommended DC Operating Conditions". #### **Table of Timing Parameters Power Off** | Symbol | Va | lue | Unit | Comment | | | | | | |-------------------|-----|-----|-------|-----------------------------|--|--|--|--|--| | Symbol | min | max | Oilit | Comment | | | | | | | t <sub>POFF</sub> | 2 | | s | Maximum power off ramp time | | | | | | #### **Uncontrolled Power Off Sequence** The following sequence shall be used to power off the LPDDR2 device under uncontrolled condition. - Tx is the point where any power supply decreases under its minimum value specified in the DC operating condition table. After turning off all power supplies, any power supply current capacity must be zero, except for any static charge remaining in the system. - Tz is the point where all power supply first reaches 300 mV. After Tz, the device is powered off. The time between Tx and Tz shall be less than t<sub>POFF</sub>. The relative voltage between supply voltages is uncontrolled during this period. V<sub>DD1</sub> and V<sub>DD2</sub> shall decrease with a slope lower than 0.5 V/us between Tx and Tz. Uncontrolled power off sequence can be applied only up to 400 times in the life of the device. Publication Date: Feb. 2020 Revision: 1.1 62/131 ### **Mode Register Definition** ### **Mode Register Assignment and Definition** Each register is denoted as "R" if it can be read but not written, "W" if it can be written but not read, and "R/W" if it can be read and written. Mode Register Read command is used to read a register. Mode Register Write command is used to write a register. # Table of Mode Register Assignment \*1~5 | MR# | MA [7:0] | Function | Access | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | Link | | |---------|----------|-----------------------------|---------|---------------------------|--------------|---------|---------|-------------|------------------|------------|------------|-------------|-------------| | 0 | 00h | Device Info. | R | | (RFU) | | RZ | <u>'</u> QI | DNVI | DI | DAI | go to MR0 | | | 1 | 01h | Device Feature 1 | W | nW | R (for A | AP) | WC | ВТ | | BL | | go to MR1 | | | 2 | 02h | Device Feature 2 | W | | (RI | FU) | | | RL 8 | k WL | | go to MR2 | | | 3 | 03h | I/O Config-1 | W | | (RI | FU) | | | D | S | | go to MR3 | | | 4 | 04h | SDRAM Refresh<br>Rate | R | TUF (RFU) Refr | | | | | | fresh R | ate | go to MR4 | | | 5 | 05h | Basic Config-1 | R | LPDDR2 Manufacturer ID | | | | | | go to MR5 | | | | | 6 | 06h | Basic Config-2 | R | Revision ID1 | | | | | | | go to MR6 | | | | 7 | 07h | Basic Config-3 | R | Revision ID2 | | | | | | go to MR7 | | | | | 8 | 08h | Basic Config-4 | R | I/O width Density Type | | | | | | go to MR8 | | | | | 9 | 09h | Test Mode | W | Vendor-Specific Test Mode | | | | | | go to MR9 | | | | | 10 | 0Ah | I/O Calibration | W | Calibration Code | | | | | | | go to MR10 | | | | 11~15 | 0Bh~0Fh | (Reserved) | | | | | | | go to MR11 | | | | | | 16 | 10h | PASR_Bank | W | | Bank Mask | | | | | go to MR16 | | | | | 17 | 11h | PASR_Seg | W | | Segment Mask | | | | go to MR17 | | | | | | 18~19 | 12h~13h | (Reserved) | | | (RFU) go | | | go to MR18 | | | | | | | 20~31 | 14h~1Fh | | | Re | served | for NVN | 1 | | | | | MR20~MR30 | | | 32 | 20h | DQ Calibration<br>Pattern A | R | | | See "D | Q Calib | ration" | section | | | go to MR32 | | | 33:39 | 21h~27h | (Do Not Use) | | | | | | | | | | go to MR33 | | | 40 | 28h | DQ Calibration<br>Pattern B | R | | | See "D | Q Calib | ration" | section | | | go to MR40 | | | 41:47 | 29h~2Fh | (Do Not Use) | | | | | | | | | | go to MR41 | | | 48:62 | 30h~3Eh | (Reserved) | | | | | (RI | =U) | | | | go to MR48 | | | 63 | 3Fh | Reset | W | | | | ) | < | | | | go to MR63 | | | 64:126 | 40h~7Eh | (Reserved) | | (RFU) | | | | | | go to MR64 | | | | | 127 | 7Fh | (Do Not Use) | | | | | | | | go to | | | go to MR127 | | 128:190 | 80h~BEh | (Reserved for vendo | or use) | (RFU) | | | | | e) (RFU) go to I | | | go to MR128 | | | 191 | BFh | (Do Not Use) | | | | | | | | | | go to MR191 | | | 192:254 | C0h~FEh | (Reserved for vendo | or use) | | | | (RI | =U) | | | | go to MR192 | | | 255 | FFh | (Do Not Use) | | | | | | | go to MR255 | | | | | Publication Date: Feb. 2020 Revision: 1.1 63/131 #### Notes: - 1. RFU bits must be set to '0' during Mode Register Write. - 2. RFU bits must be read as '0' during Mode Register Read. - All Mode Registers that are specified as RFU or write-only shall return undefined data when read and DQS\_t, DQS\_c shall be toggled. - 4. All Mode Registers that are specified as RFU shall not be written. - 5. Writes to read-only registers shall have no impact on the functionality of the device. ### MR0 Device Information (MA[7:0] = 00h) \*1~4 | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | |-----|-------|-----|-----|-----|------|-----|-----| | | (RFU) | | RZ | 'QI | DNVI | DI | DAI | | DAI (Device<br>Auto-Initialization Status) | Read-only | OP0 | 0b: DAI complete 1b: DAI still in progress | |----------------------------------------------------|-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DI (Device Information) | Read-only | OP1 | <b>0b</b> : S2 or S4 SDRAM<br><b>1b</b> : NVM | | DNVI (Data Not Valid Information) | Read-only | OP2 | <b>0b</b> : DNVI not supported | | RZQI (Built in Self Test for $R_{ZQ}$ Information) | Read-only | OP[4:3] | <ul> <li>00b: R<sub>ZQ</sub> self test not supported</li> <li>01b: ZQ pin may connect to V<sub>DDCA</sub> or float</li> <li>10b: ZQ pin may short to GND</li> <li>11b: ZQ pin self test completed, no error condition detected (ZQ pin may not connect to V<sub>DDCA</sub> or float nor short to GND)</li> </ul> | #### Notes: - 1. If RZQI is supported, it will be set upon completion of the MRW ZQ Initialization Calibration command. - 2. If ZQ is connected to V<sub>DDCA</sub> to set default calibration, OP[4:3] must be set to 01. If ZQ is not connected to V<sub>DDCA</sub>, either OP[4:3]=01 or OP[4:3]=10 might indicate a ZQ pin assembly error. It is recommended that the assembly error is corrected. - 3. In the case of possible assembly error (either OP[4:3]=01 or OP[4:3]=10 as defined above), the device will default to factory trim settings for R<sub>ON</sub> and will ignore ZQ calibration commands. In either case, the system may not function as intended. - 4. In the case of the ZQ self-test returning a value of 11b, this result indicates that the device has detected a resistor connection to the ZQ pin. However, this result cannot be used to validate the ZQ resistor value or that the ZQ resistor tolerance meets the specified limits (i.e. 240ohm +/-1%). Publication Date: Feb. 2020 Revision: 1.1 64/131 ### MR1\_Device Feature 1 (MA[7:0] = 01h) | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | |-----|--------------|-----|-----|-----|-----|-----|-----| | | nWR (for AP) | | WC | ВТ | | BL | | | BL (Burst Length) | Write-only | OP[2:0] | 010b: BL4 (default) 011b: BL8 100b: BL16 All others: reserved | |----------------------------------------------------|------------|---------|--------------------------------------------------------------------------------------------------------| | BT (Burst Type) | Write-only | OP3 | <b>0b:</b> Sequential (default) <b>1b:</b> Interleaved | | WC (Wrap Control) | Write-only | OP4 | Ob: Wrap (default) 1b: No wrap | | nWR (Number of t <sub>WR</sub> Clock<br>Cycles) *1 | Write-only | OP[7:5] | 001b: nWR=3 (default) 010b: nWR=4 011b: nWR=5 100b: nWR=6 101b: nWR=7 110b: nWR=8 All others: reserved | #### Notes: 1. Programmed value in nWR register is the number of clock cycles which determines when to start internal precharge operation for a write burst with AP enabled. It is determined by $RU(t_{WR}/t_{CK})$ . Publication Date: Feb. 2020 Revision: 1.1 65/131 Table of Burst Sequence by Burst Length (BL), Burst Type (BT), and Warp Control (WC)\*1~5 | BL | вт | | <b>C</b> 2 | C4 | <b>CO</b> | wc | | | | Burst ( | Cycle | Nun | nber | and l | Burst | Add | ress | Seque | ence | | | | |----|-------|----|------------|----|-----------|------|-----------------------|-----------------------|-----|---------|-------|-----|-------|--------|-------|------|------|-------|------|----|----|----| | BL | ы | C3 | C2 | C1 | C0 | WC | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | | | Χ | Χ | 0b | 0b | wrap | 0 | 1 | 2 | 3 | | | | | | | | | | | | | | 4 | any | Χ | Χ | 1b | 0b | wiap | 2 | 3 | 0 | 1 | | | | | | | | | | | | | | | | Χ | Χ | Χ | 0b | nw | у | y+1 | y+2 | y+3 | | | | | | | | | | | | | | | | Χ | 0b | 0b | 0b | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | | | | | | | | seq | Χ | 0b | 1b | 0b | | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | | | | | | | | | | | зеч | Χ | 1b | 0b | 0b | | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | | | | | | | | | | | | Χ | 1b | 1b | 0b | wrap | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | | | | | | | | | | 8 | | Χ | 0b | 0b | 0b | wiap | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | | | | | | | | int | Χ | 0b | 1b | 0b | | 2 | 3 | 0 | 1 | 6 | 7 | 4 | 5 | | | | | | | | | | | int - | Χ | 1b | 0b | 0b | | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | | | | | | | | | | | | Χ | 1b | 1b | 0b | | 6 | 7 | 4 | 5 | 2 | 3 | 0 | 1 | | | | | | | | | | | any | Χ | Χ | Χ | 0b | nw | | illegal (not allowed) | | | | | | | | | | | | | | | | | | 0b | 0b | 0b | 0b | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | | | | 0b | 0b | 1b | 0b | | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | 0 | 1 | | | | 0b | 1b | 0b | 0b | | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | 0 | 1 | 2 | 3 | | | seq | 0b | 1b | 1b | 0b | | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | 0 | 1 | 2 | 3 | 4 | 5 | | 16 | seq | 1b | 0b | 0b | 0b | wrap | 8 | 9 | Α | В | С | D | Е | F | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | 10 | | 1b | 0b | 1b | 0b | | Α | В | С | D | Е | F | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | | | 1b | 1b | 0b | 0b | | С | D | Е | F | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | | | | 1b | 1b | 1b | 0b | | Е | F | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | | | int | Χ | Χ | Χ | 0b | | | | | | | i | llega | l (not | allo | wed) | | | | | | | | | any | Χ | Χ | Χ | 0b | nw | illegal (not allowed) | | | | | | | | | | | | | | | | #### Notes: - 1. C0 input is not present on CA bus. It is implied zero. - 2. For BL=4, the burst address represents C[1: 0]. - 3. For BL=8, the burst address represents C[2:0]. - 4. For BL=16, the burst address represents C[3:0]. - 5. For no-wrap (nw), BL4, the burst must not cross the page boundary or sub-page boundary. The variable y may start at any address with C0 equal to 0 and must not start at any address in table below for the respective density and bus width combinations. #### **Table of Non Wrap Restrictions** | | 1Gb | | | | | | |------------------------------|-------------------------------|--|--|--|--|--| | | Not across full page boundary | | | | | | | x16 3FE, 3FF, 000, 001 | | | | | | | | Not across sub-page boundary | | | | | | | | x16 | 1FE, 1FF, 200, 201 | | | | | | Note: Non-wrap BL=4 data orders shown above are prohibited. Publication Date: Feb. 2020 Revision: 1.1 66/131 ### MR2\_Device Feature 2 (MA[7:0] = 02h) | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | |---------|-----|------------|---------|-----------------------------------------|-----|-----|-----|--|--| | | (RI | =U) | | RL & WL | | | | | | | | | | | | | | | | | | | | | | <b>0001b:</b> RL = 3 / WL = 1 (default) | | | | | | | | | | | <b>0010b:</b> RL = 4 / WL = 2 | | | | | | | | | | | <b>0011b:</b> RL = 5 / WL = 2 | | | | | | | RL & WL | | Write-only | OP[3:0] | <b>0100b:</b> RL = 6 / WL = 3 | | | | | | **0101b:** RL = 7 / WL = 4 **0110b:** RL = 8 / WL = 4 **All others:** reserved ### MR3\_I/O Configuration 1 (MA[7:0] = 03h) | OP7 | OP7 OP6 OP5 OP4 | | | | OP3 OP2 OP1 OP0 | | | | | | |-----|-----------------------------------------|--|--|--|-----------------|---|--|--|--|--| | | (RFU) | | | | D | S | | | | | | DS | Write-only | OP[3:0] | 0000b: reserved 0001b: 34.3 ohm typical 0010b: 40 ohm typical (default) 0011b: 48 ohm typical 0100b: 60 ohm typical 0101b: reserved 0110b: 80-ohm typical 0111b: 120-ohm typical (optional) All others: reserved | |----|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| |----|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| Publication Date: Feb. 2020 Revision: 1.1 67/131 ### MR4\_Device Temperature (MA[7:0] = 04h) $^{1-8}$ | OP7 | OP7 OP6 OP5 OP4 OP3 OP2 OP1 OP0 | | | | | | OP0 | |-----|-----------------------------------------------------------------------------------------|-----|-----|----|---------------|-----|-----| | TUF | | (RF | -U) | SD | RAM Refresh R | ate | | | SDRAM Refresh Rate | Read-only | OP[2:0] | <ul> <li>000b: SDRAM Low temperature operating limit exceeded</li> <li>001b: 4x t<sub>REFI</sub>, 4x t<sub>REFIpb</sub>, 4x t<sub>REFW</sub></li> <li>010b: 2x t<sub>REFI</sub>, 2x t<sub>REFIpb</sub>, 2x t<sub>REFW</sub></li> <li>011b: 1x t<sub>REFI</sub>, 1x t<sub>REFIpb</sub>, 1x t<sub>REFW</sub> (&lt;=85 °C)</li> <li>100b: Reserved</li> <li>101b: 0.25x t<sub>REFI</sub>, 0.25x t<sub>REFIpb</sub>, 0.25x t<sub>REFW</sub>, do not derate SDRAM AC timing</li> <li>110b: 0.25x t<sub>REFI</sub>, 0.25x t<sub>REFIpb</sub>, 0.25x t<sub>REFW</sub>, derate SDRAM AC timing</li> <li>111b: SDRAM High temperature operating limit exceeded</li> </ul> | |-------------------------------|-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Temperature Update Flag (TUF) | Read-only | OP[7] | <b>0b:</b> OP[2:0] value has not changed since last read of MR4. <b>1b:</b> OP[2:0] value has changed since last read of MR4. | #### Notes: - 1. A Mode Register Read from MR4 will reset OP7 to '0'. - 2. OP7 is reset to '0' at power up. OP[2:0] bits are undefined after power up. - 3. If OP2 equals '1', the device temperature is greater than 85 $^{\circ}$ C. - 4. OP7 is set to '1' if OP[2:0] has changed at any time since the last read of MR4. - 5. The device might not operate properly when OP[2:0] = 000b or 111b. - 6. For specified operating temperature range and maximum operating temperature refer to the Table of "Operating Temperature Range". - 7. The devices shall be derated by adding 1.875 ns to the following core timing parameters: t<sub>RCD</sub>, t<sub>RC</sub>, t<sub>RAS</sub>, t<sub>RP</sub>, and t<sub>RRD</sub>. t<sub>DQSCK</sub> must be derated according to the t<sub>DQSCK</sub> derating in the Table of "AC timing". Prevailing clock frequency specifications and related setup and hold timings shall remain unchanged. - 8. The recommended frequency for reading MR4 is provided in "Temperature Sensor" section. ### MR5\_Basic Configuration 1 (MA[7:0] = 05h) | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | |------------------------|--------------|-----------|---------|------------|-----|-----|-----|--|--|--| | LPDDR2 Manufacturer ID | | | | | | | | | | | | | | | | | | | | | | | | LPDDR2 Manu | ıfacturer ID | Read-only | OP[7:0] | 0000 1001b | | | | | | | ### MR6\_Basic Configuration 2 (MA[7:0] = 06h) | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | | |-----|-----|-----|--------------|-----|-----|-----|-----|--|--|--|--|--| | | | | Revision ID1 | | | | | | | | | | |--| Note: MR6 is vendor-specific. Publication Date: Feb. 2020 Revision: 1.1 68/131 #### MR7\_Basic Configuration 3 (MA[7:0] = 07h) | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | | | | |-----|-----|-----|--------|--------|--------------|-----|-----|--|--|--|--|--|--|--| | | | | Revisi | on ID2 | Revision ID2 | | | | | | | | | | | Revision ID2 | Read-only | OP[7:0] | <b>0000 0000b:</b> A-version | |--------------|-----------|---------|------------------------------| |--------------|-----------|---------|------------------------------| Note: MR7 is vendor-specific. #### MR8\_Basic Configuration 4 (MA[7:0] = 08h) | 0 | P7 | OP6 | OP5 | OP5 OP4 OP3 OP2 | | | | OP0 | |-----------|----|-----|-----|-----------------|--|----|----|-----| | I/O width | | | Den | sity | | Ту | ре | | | Туре | Read-only | OP[1:0] | 00b: S4 SDRAM | |-----------|-----------|---------|-----------------------------------| | Density | Read-only | OP[5:2] | <b>0100b</b> : 1Gb | | I/O width | Read-only | OP[7:6] | <b>00b</b> : x32 <b>01b</b> : x16 | #### MR9\_Test Mode (MA[7:0] = 09h) | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | |-----|---------------------------|-----|-----|-----|-----|-----|-----|--| | | Vendor-specific Test Mode | | | | | | | | ### MR10\_Calibration (MA[7:0] = 0Ah) $^{*1-4}$ | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | |-----|-----|-----|-----------|---------|-----|-----|-----| | | | | Calibrati | on Code | | | | | Calibration Code | Write-only | OP[7:0] | 0xFF: Calibration command after initialization 0xAB: Long calibration 0x56: Short calibration 0xC3: ZQ Reset others: Reserved | |------------------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------| |------------------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------| #### Notes: - 1. Host processor must not write MR10 with "Reserved" values. - 2. The device ignores calibration commands when a "Reserved" value is written into MR10. - 3. See the Table of "AC timing" for the calibration latency. - 4. If ZQ is connected to V<sub>SSCA</sub> through R<sub>ZQ</sub>, either the ZQ calibration function (see "Mode Register Write ZQ Calibration Command" section) or default calibration (through the ZQreset command) is supported. If ZQ is connected to V<sub>DDCA</sub>, the device operates with default calibration, and ZQ calibration commands are ignored. In both cases, the ZQ connection must not change after power is applied to the device. Publication Date: Feb. 2020 Revision: 1.1 69/131 ### MR16\_PASR\_Bank Mask (MA[7:0] = 10h) | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | |--------------------|-----|-----|-----|-----|-----|-----|-----| | Bank Mask (8-bank) | | | | | | | | | Bank [7:0] Mask | Write-only | OP[7:0] | <b>0b:</b> refresh enable to the bank (=unmasked, default) <b>1b:</b> refresh blocked (=masked) | |-----------------|------------|---------|-------------------------------------------------------------------------------------------------| | | | | 1b: refresh blocked (=masked) | | OP | Bank Mask | 8-Bank SDRAM | |----|-----------|--------------| | 0 | XXXXXXX1 | Bank 0 | | 1 | XXXXXX1X | Bank 1 | | 2 | XXXXX1XX | Bank 2 | | 3 | XXXX1XXX | Bank 3 | | 4 | XXX1XXXX | Bank 4 | | 5 | XX1XXXXX | Bank 5 | | 6 | X1XXXXXX | Bank 6 | | 7 | 1XXXXXXX | Bank 7 | ### MR17\_PASR\_Segment Mask (MA[7:0] = 11h) | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | |-----|--------------|-----|-----|-----|-----|-----|-----| | | Segment mask | | | | | | | | Segment [7:0] Mask | Write-only | ()P(7:()) | <b>0b:</b> refresh enable to the segment (=unmasked, default) <b>1b:</b> refresh blocked (=masked) | |--------------------|------------|-----------|----------------------------------------------------------------------------------------------------| |--------------------|------------|-----------|----------------------------------------------------------------------------------------------------| | Segment | OP | Segment Mask | R12:10 | |---------|----|--------------|--------| | 0 | 0 | XXXXXXX1 | 000b | | 1 | 1 | XXXXXX1X | 001b | | 2 | 2 | XXXXX1XX | 010b | | 3 | 3 | XXXX1XXX | 011b | | 4 | 4 | XXX1XXXX | 100b | | 5 | 5 | XX1XXXXX | 101b | | 6 | 6 | X1XXXXXX | 110b | | 7 | 7 | 1XXXXXXX | 111b | Note: X is "Don't Care" for the designated segment. Publication Date: Feb. 2020 Revision: 1.1 70/131 ### MR32\_DQ Calibration Pattern A (MA[7:0] = 20h) Reads to MR32 return DQ Calibration Pattern "A". See "DQ Calibration" section. ### MR40\_DQ Calibration Pattern B (MA[7:0] = 28h) Reads to MR40 return DQ Calibration Pattern "B". See "DQ Calibration" section. ### MR63\_Reset (MA[7:0] = 3Fh): MRW only | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | |-----|-----|-----|-----|-----|-----|-----|-----| | X | | | | | | | | Note: For additional information on MRW RESET, see "Mode Register Write Command" section. #### **Table of Reserved Mode Registers** | Mode Register | MA | Address | Restriction | OP[7:0] | |---------------|---------|---------|-------------|----------| | MR[11:15] | | 0Bh-0Fh | RFU | | | MR[18:19] | | 12h-13h | RFU | | | MR[20:31] | | 14h–1Fh | NVM (DNU) | | | MR[33:39] | | 21h–27h | DNU | | | MR[41:47] | MA[7:0] | 29h–2Fh | DNU | | | MR[48:62] | | 30h-3Eh | RFU | Reserved | | MR[64:126] | | 40h-7Eh | RFU | Reserved | | MR127 | | 7Fh | DNU | | | MR[128:190] | | 80h-BEh | RVU | | | MR191 | | BFh | DNU | | | MR[192:254] | | C0h-FEh | RVU | | | MR255 | | FFh | DNU | | Note: NVM = nonvolatile memory use only; DNU = Do not use; RVU = Reserved for vendor use. Publication Date: Feb. 2020 Revision: 1.1 71/131 ### **Command Definitions and Timing Diagram** #### **Activate Command** The Activate command is issued by holding CS\_n LOW, CA0 LOW, and CA1 HIGH at the rising edge of the clock. The bank addresses are used to select the desired bank. The row addresses are used to determine which row to activate in the selected bank. The Activate command must be applied before any Read or Write operation can be executed. The device can accept a read or write command at time $t_{RCD}$ after the activate command is sent. Once a bank has been activated it must be precharged before another Activate command can be applied to the same bank. The bank active and precharge times are defined as $t_{RAS}$ and $t_{RP}$ , respectively. The minimum time interval between successive Activate commands to the same bank is determined by the RAS cycle time of the device ( $t_{RC}$ ). The minimum time interval between Activate commands to different banks is $t_{RRD}$ . Certain restrictions on operation of the 8-bank devices must be observed. There are two rules. One for restricting the number of sequential Activate commands that can be issued and another for allowing more time for RAS precharge for a Precharge All command. The rules are as follows: - 8-bank device Sequential Bank Activation Restriction: No more than 4 banks may be activated (or refreshed, in the case of REFpb) in a rolling t<sub>FAW</sub> window. Converting to clocks is done by dividing t<sub>FAW</sub> [ns] by t<sub>CK</sub> [ns], and rounding up to next integer value. As an example of the rolling window, if RU{ (t<sub>FAW</sub> / t<sub>CK</sub>) } is 10 clocks, and an activate command is issued in clock N, no more than three further activate commands may be issued at or between clock N+1 and N+9. REFpb also counts as bank-activation for the purposes of t<sub>FAW</sub>. - 8-bank device Precharge All Allowance: t<sub>RP</sub> for a Precharge All command for an 8-bank device shall equal t<sub>RPab</sub>, which is greater than t<sub>RPpb</sub>. #### Figure of Activate command cycle: t<sub>RCD</sub>=3, t<sub>RP</sub>=3, t<sub>RRD</sub>=2 Note: A Precharge-All command uses t<sub>RPab</sub> timing, while a Single Bank Precharge command uses t<sub>RPpb</sub> timing. In this figure, t<sub>RP</sub> is used to denote either an All-bank Precharge or a Single Bank Precharge Publication Date: Feb. 2020 Revision: 1.1 72/131 # Figure of t<sub>FAW</sub> timing Note: For 8-bank devices only. # **Command Input Signal Timing Definition** # **Figure of Command Input Setup and Hold Timing** Note: Setup and hold conditions also apply to the CKE pin. See section related to power down for timing diagrams related to the CKE pin. ### Figure of CKE Input Setup and Hold Timing ### Notes: - 1. After CKE is registered LOW, CKE signal level must be maintained below VILCKE for tCKE specification (LOW pulse width). - 2. After CKE is registered HIGH, CKE signal level must be maintained above V<sub>IHCKE</sub> for t<sub>CKE</sub> specification (HIGH pulse width) ### Read and Write access modes After a bank has been activated, a read or write cycle can be executed. This is accomplished by setting CS\_n LOW, CA0 HIGH, and CA1 LOW at the rising edge of the clock. CA2 must also be defined at this time to determine whether the access cycle is a READ operation (CA2 HIGH) or a WRITE operation (CA2 LOW). The device provides a fast column access operation. A single Read or Write Command initiates a burst read or write operation on successive clock cycles. A new burst access must not interrupt the previous 4-bit burst operation in case of BL = 4 setting. In case of BL = 8 and BL = 16 settings, Reads may be interrupted by Reads and Writes may be interrupted by Writes, provided that this occurs on even clock cycles after the Read or Write command and $t_{CCD}$ is met. # **Burst Read command** The Burst Read command is initiated by having CS\_n LOW, CA0 HIGH, CA1 LOW and CA2 HIGH at the rising edge of the clock. The command address bus inputs, CA5r-CA6r and CA1f-CA9f, determine the starting column address for the burst. The Read Latency (RL) is defined from the rising edge of the clock on which the Read Command is issued to the rising edge of the clock from which the $t_{DQSCK}$ delay is measured. The first valid datum is available RL \* $t_{CK}$ + $t_{DQSCK}$ + $t_{DQSQ}$ after the rising edge of the clock where the Read Command is issued. The data strobe output is driven LOW $t_{RPRE}$ before the first rising valid strobe edge. The first bit of the burst is synchronized with the first rising edge of the data strobe. Each subsequent data-out appears on each DQ pin edge aligned with the data strobe. The RL is programmed in the mode registers. Timings for the data strobe are measured relative to the crosspoint of DQS\_t and its complement, DQS\_c. Publication Date: Feb. 2020 Revision: 1.1 74/131 # Figure of Data output (read) timing (t<sub>DQSCK max</sub>) # Notes: - 1. t<sub>DQSCK</sub> may span multiple clock periods. - 2. An effective Burst Length of 4 is shown # Figure of Data output (read) timing (t<sub>DQSCK min</sub>) Note: An effective Burst Length of 4 is shown Figure of Burst read: RL = 5, BL = 4, t<sub>DQSCK</sub> > t<sub>CK</sub> # Figure of Burst read: RL = 3, BL = 8, t<sub>DQSCK</sub> < t<sub>CK</sub> Publication Date: Feb. 2020 Revision: 1.1 76/131 # Figure of tDQSCKDL timing Note: t<sub>DQSCKDL, max</sub> is defined as the maximum of ABS (t<sub>DQSCKn</sub> - t<sub>DQSCKm</sub>) for any {t<sub>DQSCKn</sub>, t<sub>DQSCKm</sub>} pair within any 32ms rolling window. # Figure of t<sub>DQSCKDM</sub> timing Note: t<sub>DQSCKDM, max</sub> is defined as the maximum of ABS (t<sub>DQSCKn</sub> - t<sub>DQSCKm</sub>) for any {t<sub>DQSCKn</sub>, t<sub>DQSCKm</sub>} pair within any 1.6us rolling window. Note: t<sub>DQSCKDS, max</sub> is defined as the maximum of ABS (t<sub>DQSCKn</sub> - t<sub>DQSCKm</sub>) for any {t<sub>DQSCKn</sub>, t<sub>DQSCKm</sub>} pair for reads within a consecutive burst within any 160ns rolling window. The minimum time from the burst read command to the burst write command is defined by the Read Latency (RL) and the Burst Length (BL). Minimum read to write latency is RL + RU ( $t_{DQSCK, max} / t_{CK}$ ) + BL/2 + 1 - WL clock cycles. Note that if a read burst is truncated with a Burst Terminate (BST) command, the effective burst length of the truncated read burst should be used as "BL" to calculate the minimum read to write delay. Figure of Seamless burst read: RL = 3, BL= 4, t<sub>CCD</sub> = 2 The seamless burst read operation is supported by enabling a read command at every other clock for BL = 4 operation, every 4th clocks for BL = 8 operation, and every 8th clocks for BL=16 operation. This operation is allowed regardless of whether the accesses read the same or different banks as long as the banks are activated. Publication Date: Feb. 2020 Revision: 1.1 79/131 # Reads interrupted by a read A burst read can be interrupted by another read on even clock cycles after the Read command, provided that t<sub>CCD</sub> is met. # Figure of Read burst interrupt example: RL = 3, BL= 8, t<sub>CCD</sub> = 2 ### Notes: - 1. Read burst interrupt function is only allowed on burst of 8 and burst of 16. - 2. Read burst interrupt may only occur on even clock cycles after the previous commands, provided that t<sub>CCD</sub> is met. - 3. Reads can only be interrupted by other reads or the BST command. - 4. Read burst interruption is allowed to any bank inside DRAM. - 5. Read burst with Auto-Precharge is not allowed to be interrupted. - 6. The effective burst length of the first read equals two times the number of clock cycles between the first read and the interrupting read. Publication Date: Feb. 2020 Revision: 1.1 80/131 # **Burst Write operation** The Burst Write command is initiated by having CS\_n LOW, CA0 HIGH, CA1 LOW and CA2 LOW at the rising edge of the clock. The command address bus inputs, CA5r-CA6r and CA1f-CA9f, determine the starting column address for the burst. The Write Latency (WL) is defined from the rising edge of the clock on which the Write Command is issued to the rising edge of the clock from which the t<sub>DQSS</sub> delay is measured. The first valid data must be driven WL \* t<sub>CK</sub> + t<sub>DQSS</sub> from the rising edge of the clock from which the Write command is issued. The data strobe signal (DQS) must be driven LOW t<sub>WPRE</sub> prior to the data input. The data bits of the burst cycle must be applied to the DQ pins t<sub>DS</sub> prior to the respective edge of the DQS and held valid until t<sub>DH</sub> after that edge. The burst data is sampled on successive edges of the DQS until the burst length is completed, which is 4, 8, or 16 bit burst. t<sub>WR</sub> must be satisfied before a precharge command to the same bank may be issued after a burst write operation. Input timings are measured relative to the crosspoint of DQS t and its complement, DQS c. # Figure of Data input (write) timing Figure of Burst write: WL = 1, BL= 4 Publication Date: Feb. 2020 Revision: 1.1 81/131 Figure of Burst write followed by burst read: RL = 3, WL= 1, BL=4 ### Notes: - 1. The minimum number of clock cycles from the burst write command to the burst read command for any bank is [WL + 1 + BL/2 + RU(twtr / tck)]. - 2. twtr starts at the rising edge of the clock after the last valid input datum. - 3. If a write burst is truncated with a Burst Terminate (BST) command, the effective burst length of the truncated write burst should be used as "BL" to calculate the minimum write to read delay. Figure of Seamless burst write: WL= 1, BL=4, t<sub>CCD</sub>=2 Note: The seamless burst write operation is supported by enabling a write command every other clock for BL = 4 operation, every four clocks for BL = 8 operation, or every eight clocks for BL=16 operation. This operation is allowed regardless of same or different banks as long as the banks are activated. Publication Date: Feb. 2020 Revision: 1.1 82/131 # Writes interrupted by a write A burst writes can only be interrupted by another write on even clock cycles after the write command, provided that $t_{\text{CCD}(min)}$ is met. # Figure of Write burst interrupt timing: WL= 1, BL= 8, $t_{CCD}$ = 2 ### Notes: - 1. Write burst interrupt function is only allowed on burst of 8 and burst of 16. - 2. Write burst interrupt may only occur on even clock cycles after the previous write commands, provided that t<sub>CCD(min)</sub> is met. - 3. Writes can only be interrupted by other writes or the BST command. - 4. Write burst interruption is allowed to any bank inside DRAM. - 5. Write burst with Auto-Precharge is not allowed to be interrupted. - 6. The effective burst length of the first write equals two times the number of clock cycles between the first write and the interrupting write. Publication Date: Feb. 2020 Revision: 1.1 83/131 ### **Burst Terminate** The Burst Terminate (BST) command is initiated by having CS\_n LOW, CA0 HIGH, CA1 HIGH, CA2 LOW, and CA3 LOW at the rising edge of clock. A Burst Terminate command can only be issued to terminate an active Read or Write burst. Therefore, a Burst Terminate command can only be issued up to and including BL/2 - 1 clock cycles after a Read or Write command. The effective burst length of a Read or Write command truncated by a BST command is as follows: - Effective burst length = 2 x {Number of clock cycles from the Read or Write Command to the BST command} - If a read or write burst is truncated with a Burst Terminate (BST) command, the effective burst length of the truncated burst should be used as "BL" to calculate the minimum read to write or write to read delay. - The BST command only affects the most recent read or write command. The BST command truncates an ongoing read burst RL \* t<sub>CK</sub> + t<sub>DQSCK</sub> + t<sub>DQSQ</sub> after the rising edge of the clock where the Burst Terminate command is issued. The BST command truncates an on going write burst WL \* t<sub>CK</sub> + t<sub>DQSS</sub> after the rising edge of the clock where the Burst Terminate command is issued. - The 4-bit prefetch architecture allows the BST command to be issued on an even number of clock cycles after a Write or Read command. Therefore, the effective burst length of a Read or Write command truncated by a BST command is an integer multiple of 4. # Figure of Write burst truncated by BST: WL= 1, BL = 16 ### Notes: - The BST command truncates an ongoing write burst WL \* t<sub>CK</sub> + t<sub>DQSS</sub> after the rising edge of the clock where the Burst Terminate command is issued. - 2. Additional BST commands are not allowed after T4 and must not be issued until after the next Read or Write command. Publication Date: Feb. 2020 Revision: 1.1 84/131 # Figure of Burst Read truncated by BST: RL= 3, BL=16 # Notes: - 1. The BST command truncates an ongoing read burst RL \* t<sub>CK</sub> + t<sub>DQSCK</sub> + t<sub>DQSQ</sub> after the rising edge of the clock where the Burst Terminate command is issued. - 2. BST can only be issued at even number of clock cycles after the Read command. - 3. Additional BST commands are not allowed after T4 and may not be issued until after the next Read or Write command. Publication Date: Feb. 2020 Revision: 1.1 85/131 # Write data mask One write data mask (DM) pin for each data byte (DQ) is supported on LPDDR2 devices, consistent with the implementation on LPDDR SDRAMs. Each data mask (DM) can mask its respective data byte (DQ) for any given cycle of the burst. Data mask has identical timings on write operations as the data bits, though used as input only, is internally loaded identically to data bits to ensure matched system timing. # Figure of Write data mask Publication Date: Feb. 2020 Revision: 1.1 86/131 # **Precharge operation** The Precharge command is used to precharge or close a bank that has been activated. The Precharge command is initiated by having CS\_n LOW, CA0 HIGH, CA1 HIGH, CA2 LOW, and CA3 HIGH at the rising edge of the clock. The Precharge Command can be used to precharge each bank independently or all banks simultaneously. For 8-bank devices, the AB flag and the bank address bits, BA0, BA1, and BA2, are used to determine which bank(s) to precharge. The bank(s) will be available for a subsequent row access t<sub>RPab</sub> after an All-Bank Precharge command is issued and t<sub>RPpb</sub> after a Single-Bank Precharge command is issued. In order to ensure that 8-bank devices do not exceed the instantaneous current supplying capability of 4-bank devices, the Row Precharge time ( $t_{RP}$ ) for an All-Bank Precharge for 8-bank devices ( $t_{RPab}$ ) will be longer than the Row Precharge time for a Single-Bank Precharge ( $t_{RPpb}$ ). Figure of "Activate command cycle: t<sub>RCD</sub>=3, t<sub>RP</sub>=3, t<sub>RRD</sub>=2" shows Activate to Precharge timing. # Table of Bank selection for Precharge by address bits | AB (CA4r) | BA2 (CA9r) | BA1 (CA8r) | BA0 (CA7r) | Precharged Bank(s)<br>8-bank device | |-----------|------------|------------|------------|-------------------------------------| | 0 | 0 | 0 | 0 | Bank 0 only | | 0 | 0 | 0 | 1 | Bank 1 only | | 0 | 0 | 1 | 0 | Bank 2 only | | 0 | 0 | 1 | 1 | Bank 3 only | | 0 | 1 | 0 | 0 | Bank 4 only | | 0 | 1 | 0 | 1 | Bank 5 only | | 0 | 1 | 1 | 0 | Bank 6 only | | 0 | 1 | 1 | 1 | Bank 7 only | | 1 | DON'T CARE | DON'T CARE | DON'T CARE | All Banks | ### **Burst Read operation followed by Precharge** For the earliest possible precharge, the precharge command may be issued BL/2 clock cycles after a Read command. For an untruncated burst, BL is the value from the Mode Register. For a truncated burst, BL is the effective burst length. A new bank active command can be issued to the same bank after the Row Precharge time ( $t_{RP}$ ). A precharge command cannot be issued until after $t_{RAS}$ is satisfied. The minimum Read to Precharge timing ( $t_{RTP}$ ) must also satisfy a minimum analog time from the rising clock edge that initiates the last 4-bit prefetch of a Read command. $t_{RTP}$ begins BL/2 - 2 clock cycles after the Read command. If the burst is truncated by a BST command or a Read command to a different bank, the effective BL is used to calculate when $t_{RTP}$ begins. Publication Date: Feb. 2020 Revision: 1.1 87/131 Figure of Burst read followed by Precharge: RL= 3, BL=8, RU( $t_{RTP(min)}/t_{CK}$ ) = 2 Figure of Burst read followed by Precharge: RL= 3, BL=4, RU( t<sub>RTP(min)</sub> / t<sub>CK</sub> )=3 Publication Date: Feb. 2020 Revision: 1.1 88/131 # **Burst Write followed by Precharge** For write cycles, a delay must be satisfied from the time of the last valid burst input data until the Precharge command may be issued. This delay is known as the write recovery time $(t_{WR})$ referenced from the completion of the burst write to the precharge command. No Precharge command can be issued prior to the $t_{WR}$ delay. These devices write data to the array in prefetch quadruples (prefetch = 4). The beginning of an internal write operation may only begin after a prefetch group has been latched completely. The minimum Write to Precharge time for command to the same bank is $WL + BL/2 + 1 + RU(t_{WR}/t_{CK})$ clock cycles. For an untruncated burst, BL is the value from the Mode Register. For a truncated burst, BL is the effective burst length. Figure of Burst write followed by precharge: WL = 1, BL= 4 Publication Date: Feb. 2020 Revision: 1.1 89/131 # **Auto Precharge operation** Before a new row in an active bank can be opened, the active bank must be precharged using either the Precharge command or the auto-precharge function. When a Read or a Write command is given to the device, the AP bit (CA0f) may be set to allow the active bank to automatically begin precharge at the earliest possible moment during the burst read or write cycle. If AP is LOW when the Read or Write command is issued, then normal Read or Write burst operation is executed and the bank remains active at the completion of the burst. If AP is HIGH when the Read or Write command is issued, then the auto-precharge function is engaged. This feature allows the precharge operation to be partially or completely hidden during burst read cycles (dependent upon Read or Write latency), thus improving system performance for random data access. ### **Burst Read with Auto-Precharge** If AP (CA0f) is HIGH when a Read Command is issued, the Read with Auto-Precharge function is engaged. The devices start an Auto-Precharge operation on the rising edge of the clock BL/2 or BL/2 - $2 + RU(t_{RTP} / t_{CK})$ clock cycles later than the Read with AP command. A new bank Activate command can be issued to the same bank if both of the following two conditions are satisfied simultaneously. - The RAS precharge time (t<sub>RP</sub>) has been satisfied from the clock at which the auto precharge begins. - The RAS cycle time (t<sub>RC</sub>) from the previous bank activation has been satisfied. # Figure of Burst read with Auto-Precharge: RL= 3, BL=4, RU(t<sub>RTP(min)</sub>/t<sub>CK</sub>)=2 Publication Date: Feb. 2020 Revision: 1.1 90/131 # **Burst write with Auto-Precharge** If AP (CA0f) is HIGH when a Write Command is issued, the Write with Auto-Precharge function is engaged. The device starts an Auto Precharge operation on the rising edge which is $t_{WR}$ cycles after the completion of the burst write. A new bank activate command can be issued to the same bank if both of the following two conditions are satisfied. - The RAS precharge time (t<sub>RP</sub>) has been satisfied from the clock at which the auto precharge begins. - RAS cycle time (t<sub>RC</sub>) from the previous bank activation has been satisfied. # Figure of Burst write with Auto precharge: WL = 1, BL= 4 Publication Date: Feb. 2020 Revision: 1.1 91/131 # **Table of Precharge & Auto Precharge Clarification** | From Command | To Command | To Command Minimum Delay Between Commands | | | |------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----| | Dood | Precharge (to same Bank as Read) | BL/2 + max(2, RU(t <sub>RTP</sub> / t <sub>CK</sub> )) - 2 | CLK | 1 | | Read | Precharge All | BL/2 + max(2, RU(t <sub>RTP</sub> / t <sub>CK</sub> )) - 2 | CLK | 1 | | DOT (( D 1 ) | Precharge (to same Bank as Read) | 1 | CLK | 1 | | BST (for Reads) | Precharge All | 1 | CLK | 1 | | | Precharge (to same Bank as Read w/AP) | BL/2 + max(2, RU(t <sub>RTP</sub> / t <sub>CK</sub> )) - 2 | CLK | 1,2 | | | Precharge All | BL/2 + max(2, RU(t <sub>RTP</sub> / t <sub>CK</sub> )) - 2 | CLK | 1 | | Read w/AP | Activate (to same Bank as Read w/AP) | BL/2 + max(2, RU(t <sub>RTP</sub> / t <sub>CK</sub> )) - 2 +<br>RU(t <sub>RPpb</sub> / t <sub>CK</sub> ) | CLK | 1 | | | Write or Write w/AP (same bank) | Illegal | CLK | 3 | | | Write or Write w/AP (different bank) | RL + BL/2 + RU(t <sub>DQSCKmax</sub> / t <sub>CK</sub> ) - WL + 1 | CLK | 3 | | | Read or Read w/AP (same bank) | Illegal | CLK | 3 | | | Read or Read w/AP (different bank) | BL/2 | CLK | 3 | | \\/rito | Precharge (to same Bank as Write) | WL + BL/2 + RU(t <sub>WR</sub> / t <sub>CK</sub> ) + 1 | | 1 | | Write | Precharge All | WL + BL/2 + RU(t <sub>WR</sub> / t <sub>CK</sub> ) + 1 | CLK | 1 | | BST (for Writes) | Precharge (to same Bank as Write) | $WL + RU(t_{WR} / t_{CK}) + 1$ | CLK | 1 | | BST (IOI WIILES) | Precharge All | $WL + RU(t_{WR}/t_{CK}) + 1$ | | 1 | | | Precharge (to same Bank as Write w/AP) | WL + BL/2 + RU(t <sub>WR</sub> / t <sub>CK</sub> ) + 1 | CLK | 1,2 | | | Precharge All | WL + BL/2 + RU(t <sub>WR</sub> / t <sub>CK</sub> ) + 1 | CLK | 1 | | Writes w/AP | Activate (to same Bank as Write w/AP) | $WL + BL/2 + RU(t_{WR}/t_{CK}) + 1 + RU(t_{RPpb}/t_{CK})$ | CLK | 1 | | | Write or Write w/AP (same bank) | Illegal | | 3 | | | Write or Write w/AP (different bank) | BL/2 | CLK | 3 | | | Read or Read w/AP (same bank) | Illegal | CLK | 3 | | | Read or Read w/AP (different bank) | WL + BL/2 + RU(t <sub>WTR</sub> / t <sub>CK</sub> ) + 1 | CLK | 3 | | Precharge | Precharge (to same Bank as Precharge) | 1 | CLK | 1 | | | Precharge All | 1 | CLK | 1 | | Precharge All | Precharge | 1 | CLK | 1 | | Frecharge All | Precharge All | 1 | CLK | 1 | ### Notes: - 1. For a given bank, the precharge period should be counted from the latest precharge command, either one bank precharge or precharge all, issued to that bank. The precharge period is satisfied after t<sub>RP</sub> depending on the latest precharge command issued to that bank. - 2. Any command issued during the minimum delay time is illegal. - 3. After Read with AP, seamless read operations to different banks are supported. After Write with AP, seamless write operations to different banks are supported. Read w/AP and Write w/AP must not be interrupted or truncated. Publication Date: Feb. 2020 Revision: 1.1 92/131 # Operation Temperature Condition -40°C~85°C ### Refresh command The Refresh command is initiated by having CS\_n LOW, CA0 LOW, CA1 LOW, and CA2 HIGH at the rising edge of clock. Per Bank Refresh is initiated by having CA3 LOW at the rising edge of clock and All Bank Refresh is initiated by having CA3 HIGH at the rising edge of clock. Per Bank Refresh is only allowed in devices with 8 banks. A Per Bank Refresh command, REFpb performs a refresh operation to the bank which is scheduled by the bank counter in the memory device. The bank sequence of Per Bank Refresh is fixed to be a sequential round-robin: "0-1-2-3-4-5-6-7-0-1-...". The bank count is synchronized between the controller and the SDRAM upon issuing a RESET command or at every exit from self refresh, by resetting bank count to zero. The bank addressing for the Per Bank Refresh count is the same as established in the single-bank Precharge command. A bank must be idle before it can be refreshed. It is the responsibility of the controller to track the bank being refreshed by the Per Bank Refresh command. The REFpb command may not be issued to the memory until the following conditions are met: - a) t<sub>RFCab</sub> has been satisfied after the prior REFab command - b) t<sub>RFCpb</sub> has been satisfied after the prior REFpb command - c) t<sub>RP</sub> has been satisfied after the prior Precharge command to that given bank t<sub>RRD</sub> has been satisfied after the prior ACTIVATE command (if applicable, for example after activating a row in a different bank than affected by the REFpb command). The target bank is inaccessable during the Per Bank Refresh cycle time ( $t_{RFCpb}$ ), however other banks within the device are accessable and can be addressed during the Per Bank Refresh cycle. During the REFpb operation, any of the banks other than the one being refreshed can be maintained in active state or accessed by a read or a write command. When the Per Bank refresh cycle has completed, the affected bank will be in the Idle state after issuing REFpb: - a) t<sub>RFCpb</sub> must be satisfied before issuing a REFab command - b) t<sub>RFCpb</sub> must be satisfied before issuing an ACTIVATE command to the same bank - c) t<sub>RRD</sub> must be satisfied before issuing an ACTIVATE command to a different bank - d) t<sub>RFCpb</sub> must be satisfied before issuing another REFpb command An All Bank Refresh command, REFab performs a refresh operation to all banks. All banks have to be in Idle state when REFab is issued (for instance, by Precharge all-bank command). REFab also synchronizes the bank count between the controller and the SDRAM to zero. The REFab command may not be issued to the memory until the following conditions have been met: - a) t<sub>RFCab</sub> has been satisfied after the prior REFab command - b) t<sub>RFCpb</sub> has been satisfied after the prior REFpb command - c) t<sub>RP</sub> has been satisfied after prior PRECHARGE commands When the All Bank refresh cycle has completed, all banks will be in the Idle state after issuing REFab: - a) the t<sub>RFCab</sub> latency must be satisfied before issuing an ACTIVATE command - b) the t<sub>RFCab</sub> latency must be satisfied before issuing a REFab or REFpb command Publication Date: Feb. 2020 Revision: 1.1 93/131 # Operation Temperature Condition -40°C~85°C # Table of Command Scheduling Separations related to Refresh | Symbol | Minimum delay<br>from | То | Note | |--------------------|-----------------------|--------------------------------------------------------------------|------| | | | REFab | | | t <sub>RFCab</sub> | REFab | Activate command to any bank | | | | | REFpb | | | | REFpb | REFab | | | t <sub>RFCpb</sub> | | Activate command to same bank as REFpb | | | | | REFpb | | | | REFpb | Activate command to different bank than REFpb | | | t <sub>RRD</sub> | Activate | REFpb affecting an idle bank (different bank than Activate) | 1 | | | | Activate command to different bank than the prior Activate command | | ### Note: 1. A bank must be in the Idle state before it is refreshed. Therefore, after Activate, REFab is not allowed and REFpb is allowed only if it affects a bank which is in the Idle state. Publication Date: Feb. 2020 Revision: 1.1 94/131 ### Refresh Requirements ### 1. Minimum number of Refresh commands: The device requires a minimum number, R, of Refresh (REFab) commands within any rolling Refresh Window ( $t_{REFW} = 32 \text{ ms}$ @ MR4[2:0] = "011" or $T_{CASE} \le 85 \text{ °C}$ ). See the Table of "Refresh Requirement Parameters" for actual numbers per density. The resulting average refresh interval ( $t_{REFI}$ ) is given in the Table of "Refresh Requirement Parameters". See MR4 for t<sub>REFW</sub> and t<sub>REFI</sub> refresh multipliers at different MR4 settings. For devices supporting Per-Bank-Refresh, a REFab command can be replaced by a full cycle of eight REFpb commands. ### 2. Burst Refresh limitation: To limit maximum current consumption, a maximum of eight REFab commands can be issued in any rolling $t_{REFBW}$ ( $t_{REFBW} = 4 \times 8 \times t_{RFCab}$ ). This condition does not apply if REFpb commands are used. ### 3. Refresh Requirements and Self Refresh: If any time within a refresh window is spent in Self Refresh Mode, the number of required Refresh commands in this particular window is reduced to: $R^* = R - RU\{t_{SRF} / t_{REFI}\} = R - RU\{R * t_{SRF} / t_{REFW}\};$ where RU stands for the round-up function ### Figure of Definition of t<sub>SRF</sub> Several examples on how t<sub>SRF</sub> is calculated: A: with the time spent in Self Refresh Mode fully enclosed in the Refresh Window (t<sub>REFW</sub>). B: at Self Refresh entry C: at Self Refresh exit D: with several different invervals spent in Self Refresh during one t<sub>REFW</sub> interval The devices provide significant flexibility in scheduling REFRESH commands, as long as the boundary conditions are met. In the most straight forward case, a REFRESH command should be scheduled every $t_{REFI}$ . In this case, Self Refresh can be entered at any time. The users may choose to deviate from this regular refresh pattern e.g., to enable a period where no refreshes are required. As an example, using a 1Gb LPDDR2 device, the user can choose to issue a refresh burst of 4096 REFRESH commands with the maximum allowable rate (limited by $t_{REFBW}$ ), followed by a long time without any REFRESH commands, until the refresh window is complete, then repeating this sequence. The achieveable time without REFRESH commands is given by $t_{REFW}$ - (R / 8) \* $t_{REFBW}$ = $t_{REFW}$ - R \* 4 \* $t_{RFCab}$ . For example, a 1Gb device at $t_{CASE} \le 85^{\circ}$ C can be operation without a refresh for up to 32 ms - 4096 \* 4 \* 130 ns ~ 30 ms. While both - the regular and the burst/pause - patterns can satisfy the refresh requirements per rolling refresh interval, if they are repeated in every subsequent 32 ms window, extreme care must be taken when transitioning from one pattern to another to satisfy the refresh requirement in *every* rolling refresh window during the transition. If this transition happens directly after the burst refresh phase, all rolling t<sub>REFW</sub> intervals will meet the minimum required number of REFRESH commands. As an example of a non-allowable transition, the regular refresh pattern starts after the completion of the pause-phase of the burst/pause refresh pattern. For several rolling t<sub>REFW</sub> intervals the minimum number of REFRESH commands is not satisfied. The understanding of the pattern transition is extremely relevant (even if in normal operation only one pattern is employed), as in Self Refresh Mode, a regular distributed refresh pattern must be assumed, which is reflected in the equation for R\* above. Therefore it is recommended to enter Self Refresh Mode ONLY directly after the burst-phase of a burst/pause refresh pattern and begin with the burst phase upon exit from Self Refresh. 0 ms 32 ms 64 ms 96 ms 887.71 88.87.71 88.87.71 88.87.71 88.88.71 88.87.71 88.87.71 Figure of Regular, Distributed Refresh Pattern vs. Repetitive Burst Refresh with Subsequent Refresh Pause Note: As an example, in a 1Gb device at $T_{CASE} \le 85 \, ^{\circ}$ C, the distributed refresh pattern has one REFRESH command per 7.8 us; the burst refresh pattern has one REFRESH command per 0.52 us, followed by ~30ms without any REFRESH command. Publication Date: Feb. 2020 Revision: 1.1 96/131 # Figure of Allowable Transition from Repetitive Burst Refresh with Subsequent Refresh Pause to Regular, Distributed Note: As an example, in a 1Gb device at $T_{CASE} \le 85 \,^{\circ}$ C, the distributed refresh pattern has one REFRESH command per 7.8 us; the burst refresh pattern has one REFRESH command per 0.52us, followed by ~30ms without any REFRESH command. # Figure of NOT-Allowable Transition from Repetitive Burst Refresh with Subsequent Refresh Pause to Regular, # O ms 32 ms 64 ms 96 ms REFBW REF Note: Only ~2048 REFRESH commands (<R which is 4096) in the indicated t<sub>REFW</sub> window. Publication Date: Feb. 2020 Revision: 1.1 97/131 Figure of Recommended Self Refresh entry and exit in conjunction with a Burst/Pause Refresh patterns Publication Date: Feb. 2020 Revision: 1.1 98/131 # Figure of All Bank Refresh Operation # Figure of Per Bank Refresh Operation ### Notes: - 1. In the beginning of this example, the REFpb bank is pointing to Bank 0. - 2. Operations to other banks than the bank being refreshed are allowed during the $t_{\text{RFCpb}}$ period. # Operation Temperature Condition -40°C~85°C # Self Refresh operation The Self Refresh command can be used to retain data in the array, even if the rest of the system is powered down. When in the Self Refresh mode, the device retains data without external clocking. The device has a built-in timer to accommodate Self Refresh operation. The Self Refresh command is defined by having CKE LOW, CS\_n LOW, CA0 LOW, CA1 LOW, and CA2 HIGH at the rising edge of the clock. CKE must be HIGH during the previous clock cycle. A NOP command must be driven in the clock cycle following the Self Refresh command. Once the command is registered, CKE must be held LOW to keep the device in Self Refresh mode. LPDDR2 devices can operate in Self Refresh in both the Standard or Extended Temperature Ranges. The devices will also manage Self Refresh power consumption when the operating temperature changes, lower at low temperatures and higher temperatures. See the Table of "IDD Specification Parameters and Operating Conditions" for details. Once the device has entered Self Refresh mode, all of the external signals except CKE, are "don't care". For proper self refresh operation, power supply pins ( $V_{DD1}$ , $V_{DD2}$ , $V_{DDQ}$ and $V_{DDCA}$ ) must be at valid levels. $V_{DDQ}$ can be turned off during Self Refresh. If $V_{DDQ}$ is turned off, $V_{REFDQ}$ must also be turned off. Prior to exiting Self Refresh, both $V_{DDQ}$ and $V_{REFDQ}$ must be within specified limits (see the Table of "Single-Ended AC and DC Input Levels for DQ and DM"). $V_{REFDQ}$ and $V_{REFCA}$ can be at any level within minimum and maximum levels (see "AC and DC Logic Input Levels for Single-Ended Signals" section). However, prior to exit Self Refresh, $V_{REFDQ}$ and $V_{REFCA}$ must be within specified limits (See 7.1). The device initiates a minimum of one all-bank REFRESH command internally within $t_{CKESR}$ period once it enters Self Refresh mode. The clock is internally disabled during Self Refresh Operation to save power. The minimum time that the device must remain in Self Refresh mode is $t_{CKESR}$ . The user can change the external clock frequency or halt the external clock one clock after Self Refresh entry is registered; however, the clock must be restarted and stable before the device can exit Self Refresh operation. The procedure for exiting Self Refresh requires a sequence of commands. First, the clock must be stable and within specified limits for a minimum of 2 clock cycles prior to CKE going back HIGH. Once Self Refresh Exit is registered, a delay of at least $t_{\rm XSR}$ must be satisfied before a valid command can be issued to the device to allow for any internal refresh in progress. CKE must remain HIGH for the entire Self Refresh exit period $t_{\rm XSR}$ for proper operation except for self refresh re-entry. NOP commands must be registered on each rising clock edge during $t_{\rm XSR}$ . The use of Self Refresh mode introduces the possibility that an internally timed refresh event can be missed when CKE is driven HIGH for exit from Self Refresh mode. Upon exit from Self Refresh, it is required that at least one REFRESH command (8 per-bank or 1 all-bank) must be issued before entry into a subsequent Self Refresh command. Publication Date: Feb. 2020 Revision: 1.1 100/131 # Figure of Self Refresh Operation ### Notes: - 1. Input clock frequency can be changed or stopped during self refresh, provided that upon exiting self refresh, a minimum of two cycles of stable clock are provided, and the clock frequency is between the minimum and maximum frequency for the particular speed grade. - 2. The device must be in the "All banks idle" state prior to entering Self Refresh mode. - 3. t<sub>XSR</sub> begins at the rising edge of the clock after CKE is driven HIGH. - 4. A valid command can be issued only after $t_{XSR}$ is satisfied. NOPs must be issued during $t_{XSR}$ . Publication Date: Feb. 2020 Revision: 1.1 101/131 # Partial Array Self Refresh: Bank Masking Each bank can be independently configured whether a self refresh operation is taking place. One mode register unit of 8 bits accessible via MRW command is assigned to program the bank masking status of each bank up to 8 banks. For bank masking bit assignments, see Mode Register 16 (MR16). The mask bit to the bank controls a refresh operation of entire memory within the bank. If a bank is masked via MRW, a REFRESH operation to the entire bank is blocked and data retention by a bank is not guaranteed in self refresh mode. To enable a REFRESH operation to a bank, a corresponding bank mask bit must be programmed, "unmasked". When a bank mask bit is unmasked, a refresh to a bank is determined by the programmed status of segment mask bits, which is described in the following chapter. # Partial Array Self Refresh: Segment Masking Segment masking scheme can be used in place of or in combination with bank masking scheme in the device. The numbers of segment differ from the density and the setting of each segment mask bit is applied across all the banks. For segment masking bit assignments, see Mode Register 17 (MR17). For those refresh-enabled banks, a refresh operation to the address range which is represented by a segment is blocked when the mask bit to this segment is programmed, "masked". Programming of segment mask bits is similar to the one of bank mask bits. For 1Gb and larger densities, 8 segments are used as listed in Mode Register 17 (MR17). One mode register unit is used for the programming of segment mask bits up to 8 bits. For densities less than 1Gb, segment masking is not supported. ### **Table of Bank and Segment Masking Example** | | Segment Mask<br>(MR17) | Bank 0 | Bank 1 | Bank 2 | Bank 3 | Bank 4 | Bank 5 | Bank 6 | Bank 7 | |---------------------|------------------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bank Mask<br>(MR16) | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | Segment 0 | 0 | - | М | - | - | - | - | - | М | | Segment 1 | 0 | - | М | - | - | - | - | - | М | | Segment 2 | 1 | М | М | М | М | М | М | М | М | | Segment 3 | 0 | - | М | - | - | - | - | - | М | | Segment 4 | 0 | - | М | - | - | - | - | - | М | | Segment 5 | 0 | - | М | - | - | - | - | - | М | | Segment 6 | 0 | - | М | - | - | - | - | - | М | | Segment 7 | 1 | М | М | М | М | М | М | М | М | Note: This table illustrates an example of an 8-bank device, when a refresh operation to bank 1 and bank 7, as well as segment 2 and segment 7 are masked. Publication Date: Feb. 2020 Revision: 1.1 102/131 # **Mode Register Read Command** The Mode Register Read (MRR) command is used to read configuration and status data from mode registers. The Mode Register Read (MRR) command is initiated by having CS\_n LOW, CA0 LOW, CA1 LOW, CA2 LOW, and CA3 HIGH at the rising edge of the clock. The mode register is selected by {CA1f-CA0f, CA9r- CA4r}. The mode register contents are available on the first data beat of DQ[7:0] after RL \* t<sub>CK</sub> + t<sub>DQSCK</sub> + t<sub>DQSCK</sub> and following the rising edge of the clock where the Mode Register Read command is issued. Subsequent data beats contain valid, but undefined content, except in the case of the DQ Calibration function, where subsequent data beats contain valid content as described in "DQ Calibration" section. All DQS\_t, DQS\_c are toggled for the duration of the Mode Register Read burst. The MRR command has a burst length of four. The Mode Register Read operation (consisting of the MRR command and the corresponding data traffic) must not be interrupted. The MRR command period (t<sub>MRR</sub>) is 2 clock cycles. Mode Register Reads to reserved and write-only registers shall return valid, but undefined content on all data beats and DQS\_t, DQS\_c shall be toggled. # Notes: - 1. Mode Register Read has a burst length of four. - 2. Mode Register Read operation must not be interrupted. - 3. Mode Register data is valid only on DQ[7:0] on the first beat. Subsequent beats contain valid, but undefined data. DQ[Max:8] contain valid, but undefined data for the duration of the MRR burst. - $\ \, \text{4.} \ \, \text{The Mode Register Command period is $t_{MRR}$. No command (other than Nop) is allowed during this period. }$ - 5. Mode Register Reads to DQ Calibration registers MR32 and MR40 are described in the section on DQ Calibration. - 6. Minimum Mode Register Read to write latency is RL + RU(t<sub>DQSCK, max</sub> / t<sub>CK</sub>) + 4/2 + 1 WL clock cycles. - 7. Minimum Mode Register Read to Mode Register Write (MRW) latency is RL + RU(t<sub>DQSCK, max</sub> / t<sub>CK</sub>) + 4/2 + 1 clock cycles. Publication Date: Feb. 2020 Revision: 1.1 103/131 The MRR command must not be issued earlier than BL/2 clock cycles after a prior Read command and WL + 1 + BL/2 + RU( $t_{WTR}$ / $t_{CK}$ ) clock cycles after a prior Write command, because read bursts and write bursts can not be truncated by MRR. Note that if a read or write burst is truncated with a Burst Terminate (BST) command, the effective burst length of the truncated burst should be used as "BL". # Figure of Read to MRR timing example: RL = 3, $t_{MRR} = 2$ ### Notes: - 1. The minimum number of clock cycles from the burst read command to the Mode Register Read command is BL/2. - 2. The Mode Register Read Command period is t<sub>MRR</sub>. No command (other than Nop) is allowed during this period # Figure of Burst Write Followed by MRR: RL = 3, WL = 1, BL = 4 ### Notes: - 1. The minimum number of clock cycles from the burst write command to the Mode Register Read command is [WL + 1 + BL/2 + RU(twtr / tck)]. - 2. The Mode Register Read command period is t<sub>MRR</sub>. No command (other than No) is allowed during this period. Publication Date: Feb. 2020 Revision: 1.1 104/131 ### **Temperature Sensor** LPDDR2 device features a temperature sensor whose status can be read from MR4. This sensor can be used to determine an appropriate refresh rate, determine whether AC timing derating is required in the Extended Temperature Range and/or monitor the operating temperature. Either the temperature sensor or the device T<sub>CASE</sub> (See the Table of "Operating Temperature Range") can be used to determine whether operating temperature requirements are being met. LPDDR2 devices can monitor device temperature and update MR4 according to $t_{TSI}$ . Upon exiting self refresh or power down, the device temperature status bits will be no older than $t_{TSI}$ . When using the temperature sensor, the actual device temperature may be higher than the $T_{CASE}$ specification (See the Table of "Operating Temperature Range") that applies for the Standard or Extended Temperature Ranges. For example, $T_{CASE}$ may be above 85°C when MR4[2:0] equals 011b. To assure proper operation using the temperature sensor, applications must accommodate the parameters in the temperature sensor definitions table. ### **Table of Temperature Sensor Definitions** | Symbol | Parameter | Description | Max/Min | Value | Unit | |-----------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------|-------------------------| | TempGradient | System<br>Temperature<br>Gradient | Maximum temperature gradient experienced by the memory device at the temperature of interest over a range of 2°C | Max | System Dependent | °C/s | | ReadInterval | MR4 Read<br>Interval | Time period between MR4 reads from the system | Max | System Dependent | ms | | t <sub>TSI</sub> | Temperature<br>Sensor Interval | Maximum delay between internal updates of MR4 | Max | 32 | ms | | SysRespDelay | System<br>Response Delay | | | System Dependent | ms | | TempMargin Device the device temp Temperature Extended Temp Margin point at which | | Margin between the point at which the device temperature enters the Extended Temperature Range and point at which the controller re-configures the system accordingly | Max | 2 | $^{\circ}\! \mathbb{C}$ | To determine the required frequency of polling MR4, the system must use the maximum TempGradient and the maximum response time of the system using the following equation: TempGradient x (ReadInterval + $t_{TSI}$ + SysRespDelay) $\leq 2^{\circ}$ C For example, if TempGradient is $10^{\circ}$ C/s and the SysRespDelay is 1 ms: $10^{\circ}$ C/s \* (ReadInterval + 32ms + 1ms) ≤ $2^{\circ}$ C In this case, ReadInterval must be no greater than 167ms. Publication Date: Feb. 2020 Revision: 1.1 105/131 # **Figure of Temperature Sensor Timing** # **DQ** Calibration LPDDR2-S4 device features a DQ Calibration function that outputs one of two predefined system timing calibration patterns. A Mode Register Read to MR32 (Pattern "A") or MR40 (Pattern "B") will return the specified pattern on DQ0 and DQ8. DQ[7:1] and DQ[15:9] drive the same information as DQ0 during the MRR burst. MRR DQ Calibration commands can only occur in the Idle state. # **Table of Data Calibration Pattern Description** | Pattern | MR# | Bit Time 0 | Bit Time 1 | Bit Time 2 | Bit Time 3 | Description | |-----------|------|------------|------------|------------|------------|----------------------------------------------| | Pattern A | MR32 | 1 | 0 | 1 | 0 | Read to MR32 return DQ calibration pattern A | | Pattern B | MR40 | 0 | 0 | 1 | 1 | Read to MR40 return DQ calibration pattern B | Publication Date: Feb. 2020 Revision: 1.1 106/131 ### Note: - 1. Mode Register Read has a burst length of four. - Mode Register Read operation must not be interrupted. - 3. The Mode Register Command period is t<sub>MRR</sub>. No command (other than Nop) is allowed during this period. Publication Date: Feb. 2020 Revision: 1.1 107/131 # **Mode Register Write Command** The Mode Register Write command is used to write configuration data to mode registers. The Mode Register Write (MRW) command is initiated by having CS\_n LOW, CA0 LOW, CA1 LOW, CA2 LOW, and CA3 LOW at the rising edge of the clock. The mode register is selected by {CA1f-CA0f, CA9r-CA4r}. The data to be written to the mode register is contained in CA9f-CA2f. The MRW command period is defined by t<sub>MRW</sub>. Mode Register Writes to read-only registers have no impact on the functionality of the device. The MRW can only be issued when all banks are in the idle precharge state. One method of ensuring that the banks are in the idle precharge state is to issue a Precharge-All command. # Figure of Mode Register Write timing example: RL = 3, t<sub>MRW</sub> = 5 ### Notes: - 1. The Mode Register Write Command period is t<sub>MRW</sub>. No command (other than Nop) is allowed during this period. - 2. At time Ty, the device is in the idle state. ### Table of Truth Table for Mode Register Read (MRR) and Mode Register Write (MRW) | Current State | Command | Intermediate State | Next State | |----------------|-------------|--------------------------------------------|----------------| | | MRR | Mode Register Reading (All Banks Idle) | All Banks Idle | | All Banks Idle | MRW | MRW Mode Register Writing (All Banks Idle) | | | | MRW (RESET) | Resetting (Device Auto Initialization) | All Banks Idle | | | MRR | Mode Register Reading (Bank(s) Active) | Bank(s) Active | | Bank(s) Active | MRW | Not Allowed | Not Allowed | | | MRW (RESET) | Not Allowed | Not Allowed | Publication Date: Feb. 2020 Revision: 1.1 108/131 ## **Mode Register Write Reset (MRW RESET)** The MRW RESET command brings the device to the Device Auto Initialization (Resetting) state in the power on Initialization sequence (See "Reset command" of Power Ramp and Device Initialization). The MRW RESET command can be issued from the idle state. This command resets all Mode Registers to their default values. No commands other than NOP can be issued to the device during the MRW RESET period (t<sub>INIT4</sub>). After MRW Reset, boot timings must be observed until the device initialization sequence is complete and the device is in the idle state. Array data is undefined after the MRW RESET command. For the timing diagram related to MRW Reset, refer to the Figure of "Power Ramp and Initialization Sequence". ## **Mode Register Write ZQ Calibration Command** The MRW command is also used to initiate the ZQ Calibration command. The ZQ Calibration command is used to calibrate the output drivers (R<sub>ON</sub>) over process, temperature, and voltage. LPDDR2-S4 devices support ZQ Calibration. There are four ZQ Calibration commands and related timings times: $t_{ZQINIT}$ , $t_{ZQRESET}$ , $t_{ZQCL}$ , and $t_{ZQCS}$ . $t_{ZQINIT}$ corresponds to the initialization calibration; $t_{ZQRESET}$ is for resetting ZQ setting to default impedance; $t_{ZQCL}$ is for long calibration; and $t_{ZQCS}$ is for short calibration. The Initialization ZQ Calibration (ZQINIT) must be performed for LPDDR2 devices. This Initialization Calibration achieves a R<sub>ON</sub> accuracy of +/-15%. After initialization, the ZQ Long Calibration can be used to re-calibrate the system to a R<sub>ON</sub> accuracy of +/-15%. A ZQ Short Calibration can be used periodically to compensate for temperature and voltage drift in the system. The ZQRESET Command resets the $R_{ON}$ calibration to a default accuracy of +/-30% across process, voltage, and temperature. This command is used to ensure $R_{ON}$ accuracy to +/-30% when ZQCS and ZQCL are not used. One ZQCS command can effectively correct a minimum of 1.5% (ZQ correction) of $R_{ON}$ impedance error within $t_{ZQCS}$ for all speed bins, assuming the maximum sensitivities specified in "Output Driver Temperature and Voltage Sensitivity" section. The appropriate interval between ZQCS commands can be determined from these tables and other application-specific parameters. One method for calculating the interval between ZQCS commands, given the temperature ( $T_{driftrate}$ ) and voltage ( $V_{driftrate}$ ) drift rates that the LPDDR2 is subject to in the application, is illustrated. The interval could be defined by the following formula: $$\frac{ZQ \ correction}{(T_{sens} \ x \ T_{driftrate}) + (V_{sens} \ x \ V_{driftrate})}$$ Where $T_{sens} = max (dR_{ON}dT)$ and $V_{sens} = max (dR_{ON}dV)$ define the temperature and voltage sensitivities. For example, if $T_{sens}$ = 0.75% / $^{\circ}$ C, $V_{sens}$ = 0.20% / mV, $T_{driftrate}$ = 1 $^{\circ}$ C / sec and $V_{driftrate}$ = 15 mV / sec, then the interval between ZQCS commands is calculated as: $$\frac{1.5}{(0.75 \times 1) + (0.20 \times 15)} = 0.4 \text{ s}$$ A ZQ Calibration command can only be issued when the device is in Idle state with all banks precharged. No other activities can be performed on the data bus during the calibration period ( $t_{ZQINIT}$ , $t_{ZQCL}$ , $t_{ZQCS}$ ). The quiet time on the data bus helps to accurately calibrate $R_{ON}$ . There is no required quiet time after the ZQ RESET command. If multiple devices share a single ZQ resistor, only one device can be calibrating at any given time. After calibration is achieved, the device shall disable the ZQ ball's current consumption path to reduce power. In systems that share the ZQ resistor between devices, the controller must not allow overlap of $t_{ZQINIT}$ , $t_{ZQCS}$ , or $t_{ZQCL}$ between the devices. ZQ RESET overlap is allowed. If the ZQ resistor is absent from the system, ZQ must be connected to $V_{DDCA}$ . In this case, the device must ignore ZQ calibration commands and the device will use the default calibration settings. Publication Date: Feb. 2020 Revision: 1.1 109/131 #### Notes: - The ZQ Calibration Initialization period is tzQINIT. No command (other than Nop) is allowed during this period. - CKE must be continuously registered HIGH during the calibration period. - All devices connected to the DQ bus should be high impedance during the calibration process. Figure of ZQ Calibration Short timing example #### Notes: - The ZQ Calibration Short period is t<sub>ZQCS</sub>. No command (other than Nop) is allowed during this period. CKE must be continuously registered HIGH during the calibration period. 1. - All devices connected to the DQ bus should be high impedance during the calibration process. #### Figure of ZQ Calibration Long timing example #### Notes: - 1. The ZQ Calibration Long period is t<sub>ZQCL</sub>. No command (other than Nop) is allowed during this period. - 2. CKE must be continuously registered HIGH during the calibration period. - 3. All devices connected to the DQ bus should be high impedance during the calibration process. #### Figure of ZQ Calibration Reset timing example #### Notes: - 1. The ZQ Calibration Reset period is $t_{\text{ZQRESET}}$ . No command (other than Nop) is allowed during this period. - 2. CKE must be continuously registered HIGH during the calibration period. - 3. All devices connected to the DQ bus should be high impedance during the calibration process. ## ZQ External Resistor Value, Tolerance, and Capacitive Loading To use the ZQ Calibration function, a 240 Ohm +/- 1% tolerance external resistor must be connected between the ZQ pin and ground. A single resistor can be used for each device or one resistor can be shared between multiple devices if the ZQ calibration timings for each device do not overlap. The total capacitive loading on the ZQ pin must be limited. Publication Date: Feb. 2020 Revision: 1.1 11/131 #### **Power Down** Power down is synchronously entered when CKE is registered LOW and CS\_n HIGH at the rising edge of clock. CKE must be registered HIGH in the previous clock cycle. A NOP command must be driven in the clock cycle following the power down command. CKE is not allowed to go LOW while mode register, read, or write operations are in progress. CKE is allowed to go LOW while any of other operations such as row activation, precharge, autoprecharge, or refresh is in progress, but power down IDD spec will not be applied until finishing those operations. If power down occurs when all banks are idle, this mode is referred to as idle power down; if power down occurs when there is a row active in any bank, this mode is referred to as active power down. Entering power down deactivates the input and output buffers, excluding CK\_t, CK\_c, and CKE. In power down mode, CKE must be maintained LOW while all other input signals are "Don't Care". CKE LOW must be maintained until $t_{CKE}$ has been satisfied. $V_{REFCA}$ must be maintained at a valid level during power down. $V_{DDQ}$ may be turned off during power down. If $V_{DDQ}$ is turned off, then $V_{REFDQ}$ must also be turned off. Prior to exiting power down, both $V_{DDQ}$ and $V_{REFDQ}$ must be within their respective minimum/maximum operating ranges (see "AC and DC Operating Conditions" section). The maximum duration in power down mode is only limited by the refresh requirements, as no refresh operations are performed in power down mode. The power down state is exited when CKE is registered HIGH. The controller must drive CS\_n HIGH in conjunction with CKE HIGH when exiting the power down state. CKE HIGH must be maintained until t<sub>CKE</sub> has been satisfied. A valid, executable command can be applied with power down exit latency, t<sub>XP</sub> after CKE goes HIGH. Power down exit latency is defined in the "AC Timing" section. ## Figure of Basic Power Down Entry and Exit timing Note: Input clock frequency can be changed or the input clock stopped during power down, provided that upon exiting power down, the clock is stable and within specified limits for a minimum of 2 clock cycles prior to power down exit and the clock frequency is between the minimum and maximum frequency for the particular speed grade. Publication Date: Feb. 2020 Revision: 1.1 112/131 # **Figure of CKE Intensive Environment** Figure of Refresh to Refresh timing with CKE Intensive Environment Note: The pattern shown above can repeat over a long period of time. With this pattern, all AC and DC timing & voltage specifications with temperature and voltage drift are ensured. #### Figure of Read to Power Down Entry Note: CKE can be registered LOW at (RL + RU( t<sub>DQSCK (MAX)</sub> / t<sub>CK</sub>) + BL/2 + 1) clock cycles after the clock on which the Read command is registered. #### Figure of Read with Auto Precharge to Power Down Entry Note: CKE can be registered LOW at (RL + RU( t<sub>DQSCK (MAX)</sub> / t<sub>CK</sub>) + BL/2 + 1) clock cycles after the clock on which the Read command is registered. #### **Figure of Write to Power Down Entry** Note: CKE can be registered LOW at (WL + 1 + BL/2 + RU( twk/tck)) clock cycles after the clock on which the Write command is registered. ### Figure of Write with Auto Precharge to Power Down Entry Note: CKE can be registered LOW at (WL + 1 + BL/2 + RU( t<sub>WR</sub> / t<sub>CK</sub>) + 1) clock cycles after the Write command is registered. Publication Date: Feb. 2020 Revision: 1.1 115/131 ## Figure of Refresh command to Power Down Entry Note: CKE can go LOW at t<sub>IHCKE</sub> after the clock on which the Refresh command is registered. Figure of Activate command to Power Down Entry Note: CKE can go LOW at t<sub>IHCKE</sub> after the clock on which the Activate command is registered. Figure of Precharge/Precharge All command to Power Down Entry Note: CKE may go LOW at t<sub>IHCKE</sub> after the clock on which the Precharge/Precharge All command is registered. ## Figure of Mode Register Read to Power Down Entry Note: CKE can be registered LOW at (RL + RU( $t_{DQSCK\,(MAX)}/t_{CK}$ )+ BL/2 + 1) clock cycles after the clock on which the Mode Register Read command is registered. ## Figure of Mode Register Write to Power Down Entry Note: CKE can be registered LOW at $t_{MRW}$ after the clock on which the Mode Register Write command is registered #### **Deep Power Down** Deep Power Down (DPD) is entered when CKE is registered LOW with CS\_n LOW, CA0 HIGH, CA1 HIGH, and CA2 LOW at the rising edge of clock. A NOP command must be driven in the clock cycle following the power down command. CKE is not allowed to go LOW while MRR or MRW operations are in progress. All banks must be in idle state with no activity on the data bus prior to entering the Deep Power Down mode. During Deep Power Down, CKE must be held LOW. In Deep Power Down mode, all input buffers except CKE, all output buffers, and the power supply to internal circuitry are disabled within the device. All power supplies must be within specified limits prior to exiting Deep Power Down. V<sub>REFDQ</sub> and V<sub>REFCA</sub> can be at any level within minimum and maximum levels. However prior to exiting Deep Power Down, V<sub>REF</sub> must be within specified limits (See "AC & DC Operating Conditions" section). The contents of the device may be lost upon entry into Deep Power Down mode. The Deep Power Down state is exited when CKE is registered HIGH, while meeting t<sub>ISCKE</sub> with a stable clock input. The device must be fully re-initialized by controller as described in the Power Up and Initialization sequence. The device is ready for normal operation after the initialization sequence. #### Figure of Deep Power Down Entry and Exit timing #### Notes: - 1. Initialization sequence can start at any time after $T_{\mathbb{C}}$ . - 2. t<sub>INIT3</sub> and T<sub>C</sub> refer to timings in the initialization sequence. For more detail, see "Power Up, Initialization, and Power Down". - 3. Input clock frequency can be changed or the input clock stopped during deep power down, provided that upon exiting deep power down, the clock is stable and within specified limits for a minimum of 2 clock cycles prior to deep power down exit and the clock frequency is between the minimum and maximum frequency for the particular speed grade. Publication Date: Feb. 2020 Revision: 1.1 118/131 ## Input clock stop and frequency change LPDDR2 devices support input clock frequency change during CKE LOW under the following conditions: - t<sub>CK(abs), min</sub> is met for each clock cycle; - Refresh Requirements apply during clock frequency change; - During clock frequency change, only REFab or REFpb commands may be executing; - Any Activate, Preactive or Precharge commands have executed to completion prior to changing the frequency; - The related timing conditions (t<sub>RCD</sub>, t<sub>RP</sub>) have been met prior to changing the frequency; - The initial clock frequency shall be maintained for a minimum of 2 clock cycles after CKE goes LOW; - The clock satisfies t<sub>CH(abs)</sub> and t<sub>CL(abs)</sub> for a minimum of 2 clock cycles prior to CKE going HIGH. After the input clock frequency is changed and CKE is held HIGH, additional MRW commands may be required to set the WR, RL etc. These settings may need to be adjusted to meet minimum timing requirements at the target clock frequency. LPDDR2 devices support clock stop during CKE LOW under the following conditions: - CK\_t is held LOW and CK\_c is held HIGH during clock stop; - Refresh Requirements apply during clock stop; - During clock stop, only REFab or REFpb commands may be executing; - Any Activate, Preactive or Precharge commands have executed to completion prior to stopping the clock; - The related timing conditions (t<sub>RCD</sub>, t<sub>RP</sub>) have been met prior to stopping the clock; - The initial clock frequency shall be maintained for a minimum of 2 clock cycles after CKE goes LOW; - The clock satisfies t<sub>CH(abs)</sub> and t<sub>CL(abs)</sub> for a minimum of 2 clock cycles prior to CKE going HIGH. LPDDR2 devices support input clock frequency change during CKE HIGH under the following conditions: - t<sub>CK (abs), min</sub> is met for each clock cycle; - Refresh Requirements apply during clock frequency change; - Any Activate, Read, Write, Preactive, Precharge, Mode Register Write, or Mode Register Read commands must have executed to completion, including any associated data bursts prior to changing the frequency; - The related timing conditions (t<sub>RCD</sub>, t<sub>WR</sub>, t<sub>WRA</sub>, t<sub>RP</sub>, t<sub>MRW</sub>, t<sub>MRR</sub>, etc.) have been met prior to changing the frequency; - CS\_n shall be held HIGH during clock frequency change; - During clock frequency change, only REFab or REFpb commands may be executing; - The LPDDR2 device is ready for normal operation after the clock satisfies t<sub>CH(abs)</sub> and t<sub>CL(abs)</sub> for a minimum of 2t<sub>CK</sub> + t<sub>XP</sub>. After the input clock frequency is changed, additional MRW commands may be required to set the WR, RL etc. These settings may need to be adjusted to meet minimum timing requirements at the target clock frequency. Publication Date: Feb. 2020 Revision: 1.1 119/131 ### Operation Temperature Condition -40°C~85°C LPDDR2 devices support clock stop during CKE HIGH under the following conditions: - CK\_t is held LOW and CK\_c is held HIGH during clock stop; - CS\_n shall be held HIGH during clock clock stop; - Refresh Requirements apply during clock stop; - During clock stop, only REFab or REFpb commands may be executing; - Any Activate, Read, Write, Preactive, Precharge, Mode Register Write, or Mode Register Read commands must have executed to completion, including any associated data bursts prior to stopping the clock; - The related timing conditions (t<sub>RCD</sub>, t<sub>WR</sub>, t<sub>WRA</sub>, t<sub>RP</sub>, t<sub>MRW</sub>, t<sub>MRR</sub>, etc.) have been met prior to stopping the clock; - The LPDDR2 device is ready for normal operation after the clock is restarted and satisfies t<sub>CH(abs)</sub> and t<sub>CL(abs)</sub> for a minimum of 2t<sub>CK</sub> + t<sub>XP</sub>. ### No Operation command The purpose of the No Operation command (NOP) is to prevent the device from registering any unwanted command between operations. Only when the CKE level is constant for clock cycle N-1 and clock cycle N, a NOP command can be issued at clock cycle N. A NOP command has two possible encodings: - 1. CS\_n HIGH at the clock rising edge N. - 2. CS\_n LOW and CA0, CA1, CA2 HIGH at the clock rising edge N. The No Operation command will not terminate a previous operation that is still executing, such as a burst read or write cycle. Publication Date: Feb. 2020 Revision: 1.1 120/131 ## **Truth tables** Operation or timing that is not specified is illegal, and after such an event, in order to guarantee proper operation, the device must be powered down and then restarted through the specified initialization sequence before normal operation can continue. Table of Command Truth Table $^{1\sim12}$ | | Command Pins | | CA Pins | | | | | | | | | | | | |----------------------------------------|--------------|----------|---------------|-------------------|-----|-------|-----|------|------|------|-----|------|------|--------------| | Command | CKE | | CS_n | CA0 | CA1 | CA2 | CA3 | CA4 | CA5 | CA6 | CA7 | CA8 | CA9 | CK_t<br>Edge | | | CK_t (n-1) | CK_t (n) | <b>55</b> _II | OA0 | OA! | OAL | OAO | O/A4 | O/IO | O/10 | JA! | O/IO | O/IO | | | MRW | Н | Н | L | L | L | L | L | MA0 | MA1 | MA2 | MA3 | MA4 | MA5 | ſ | | | Н | Н | Х | MA6 | MA7 | OP0 | OP1 | OP2 | OP3 | OP4 | OP5 | OP6 | OP7 | Ţ | | MRR | Н | Н | L | L | L | L | Н | MA0 | MA1 | MA2 | MA3 | MA4 | MA5 | Ţ | | ······································ | Н | Н | X | MA6 | MA7 | | | | ) | < | | | | J. | | Refresh | Н | Н | L | L | L | Н | L | | | ) | K | | | Ţ | | (pre bank) <sup>11</sup> | Н | Н | Χ | | | | | ) | X | | | | | Ţ | | Refresh | Н | Н | Ш | L | L | Η | Η | | | ) | X | | | <b>Ļ</b> | | (all bank) | Н | Н | Х | | | | | ) | X | | | | | Į. | | Enter Self | Н | L | L | L | L | Н | | | | Х | | | | <u>_</u> | | Refresh | Х | L | Х | | | | | ) | X | | | | | Ţ | | Activate | Н | Н | L | L | Н | R8 | R9 | R10 | R11 | R12 | BA0 | BA1 | BA2 | 1 | | (bank) | Н | Н | Χ | R0 | R1 | R2 | R3 | R4 | R5 | R6 | R7 | R13 | R14 | Ţ | | Muita (hamle) | Н | Н | L | Н | L | L | RFU | RFU | C1 | C2 | BA0 | BA1 | BA2 | Ţ | | Write (bank) | Н | Н | Х | AP <sup>3,4</sup> | С3 | C4 | C5 | C6 | C7 | C8 | C9 | C10 | C11 | Ţ | | D 1 (h 1 ) | Н | Н | L | Н | L | Н | RFU | RFU | C1 | C2 | BA0 | BA1 | BA2 | Ţ | | Read (bank) | Н | Н | Χ | AP <sup>3,4</sup> | С3 | C4 | C5 | C6 | C7 | C8 | C9 | C10 | C11 | Į. | | Precharge | Н | Н | L | Н | Н | L | Н | AB | Х | Х | BA0 | BA1 | BA2 | Ţ | | (pre bank,<br>all bank) | Н | Н | Χ | | | X | | | Ţ | | | | | | | рот | Н | Н | L | Н | Н | L L X | | | Ţ | | | | | | | BST | Н | Н | Х | | | | | ) | X | | | | | Į. | | Enter Deep | Н | L | L | Н | Н | L | | | | Х | | | | Ţ | | Power Down | Х | L | Х | | l | • | 1 | ) | X | | | | | Ŧ | | Non | Н | Н | L | Н | Н | Н | | | | Х | | | | Ţ | | NOP | Н | Н | Х | | l | • | 1 | ) | X | | | | | Ţ | | Maintain PD, | L | L | L | Н | Н | Н | | | | Х | | | | Ţ | | SREF, DPD<br>(NOP) | L | L | Χ | | l . | • | 1 | ) | X | | | | | Ŧ | | | Н | Н | Н | X | | | | | Ţ | | | | | | | NOP | Н | Н | Χ | | | | | ) | X | | | | | Į. | | Maintain PD, | L | L | Н | | | | | ) | X | | | | | 7 | | SREF, DPD<br>(NOP) | L | L | Х | | | | | ) | X | | | | | Į. | | Enter Power | Н | L | Н | | | | | ) | X | | | | | <u></u> | | Down | Х | L | Х | | | | | ) | X | | | | | Į. | | Exit PD, | L | Н | Н | | | | | ) | X | | | | | <u></u> | | SREF, DPD | Х | Н | Х | | | | | | X | | | | | 7 | # Operation Temperature Condition -40°C~85°C #### Notes: - 1. All commands are defined by the current states of CS\_n, CA0, CA1, CA2, CA3, and CKE at the rising edge of the clock. - 2. Bank addresses BA0, BA1, BA2 (BA) determine which bank is to be operated upon. - 3. AP "HIGH" during a READ or WRITE command indicates that an auto precharge will occur to the bank associated with the READ or WRITE command. - 4. "X" means "H or L (but a defined logic level)". - 5. Self refresh exit and Deep Power Down exit are asynchronous. - 6. $V_{REF}$ must be between 0 and $V_{DDQ}$ during Self Refresh and Deep Power Down operation. - 7. CAxr refers to command/address bit "x" on the rising edge of clock. - 8. CAxf refers to command/address bit "x" on the falling edge of clock. - 9. CS n and CKE are sampled at the rising edge of clock. - 10. Per Bank Refresh is only allowed in devices with 8 banks. - 11. The least-significant column address C0 is not transmitted on the CA bus, and is implied to be zero. - 12. AB "HIGH" during Precharge command indicates that all bank Precharge will occur. In this case, Bank Address is do-not-care. Publication Date: Feb. 2020 Revision: 1.1 122/131 # Table of CKE Truth Table 1-5,11 | Current State | CKE n-1 | CKE n | CS_n | Command n | Operation n | Next State | Notes | |----------------------|---------------------------------------------------|-------|-----------------|-----------------------|----------------------------------|----------------------|--------| | Active Power Down | L | L | Х | Х | Maintain Active Power Down | Active Power Down | | | Active Fower Down | L | Н | Н | NOP | Exit Active Power<br>Down | Active | 6,9 | | Idle Power Down | L | L | Х | Х | Maintain Idle Power<br>Down | Idle Power Down | | | | L | Н | Н | NOP | Exit Idle Power Down | Idle | 6,9 | | Resetting Idle Power | L | L | Х | Х | Maintain Resetting<br>Power Down | Resetting Power Down | | | Down | L | Н | Н | NOP | Exit Resetting Power<br>Down | Idle or Resetting | 6,9,12 | | Deep Power Down | L | L | Х | Х | Maintain Deep Power<br>Down | Deep Power Down | | | | L | Н | Н | NOP | Exit Deep Power Down | Power On | 8 | | Oalf Dafaaah | L | L | Х | Х | Maintain Self Refresh | Self Refresh | | | Self Refresh | L | Н | Н | NOP | Exit Self Refresh | Idle | 7,10 | | Bank(s) Active | Н | L | Н | NOP | Enter Active Power<br>Down | Active Power Down | | | | Н | L | Н | NOP | Enter Idle Power Down | Idle Power Down | | | All Banks Idle | Н | L | L | Enter Self<br>Refresh | Enter Self Refresh | Self Refresh | | | | Н | L | L | Deep Power<br>Down | Enter Deep Power<br>Down | Deep Power Down | | | Resetting | Н | L | Н | NOP | Enter Resetting Power Down | Resetting Power Down | | | Other states | Other states H H Refer to the Command Truth Table | | and Truth Table | | | | | #### Notes: - 1. "CKE n" is the logic state of CKE at clock rising edge n; "CKE n-1" was the state of CKE at the previous clock edge. - 2. "CS\_n" is the logic state of CS\_n at the clock rising edge n; - 3. "Current state" is the state of the device immediately prior to clock rising edge n. - 4. "Command n" is the command registered at clock edge N, and "Operation n" is a result of "Command n". - 5. All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document. - 6. Power Down exit time (t<sub>XP</sub>) should elapse before a command other than NOP is issued. - 7. Self Refresh exit time (txsR) should elapse before a command other than NOP is issued. - 8. The Deep Power Down exit procedure must be followed as discussed in the Deep Power Down section. - 9. The clock must toggle at least twice during the t<sub>XP</sub> period. - 10. The clock must toggle at least twice during the t<sub>XSR</sub> time. - 11. 'X' means "Don't care". - 12. Upon exiting Resetting Power Down, the device will return to the idle state if t<sub>INIT5</sub> has expired. Publication Date: Feb. 2020 Revision: 1.1 123/131 ## Table of Current State Bank n - Command to Bank n <sup>1-5</sup> | Current State | Command | Operation | Next State | Notes | | |---------------|--------------------|------------------------------------------|--------------------------|----------|--| | Any | NOP | Continue previous operation | Current State | | | | | ACTIVATE | Select and activate row | Active | | | | | Refresh (Per Bank) | Begin to refresh | Refreshing (Per<br>Bank) | 6 | | | | Refresh (All Bank) | Begin to refresh | Refreshing (All Bank) | 7 | | | Idle | MRW | Load value to Mode Register | MR Writing | 7 | | | | MRR | Read value from Mode Register | Idle, MR Reading | | | | | Reset | Begin Device Auto-Initialization | Resetting | 7,8 | | | | Precharge | Deactivate row in bank or banks | Precharging | 9,15 | | | | Read | Select column, and start read burst | Reading | | | | Daw Astino | Write | Select column, and start write burst | Writing | | | | Row Active | MRR | Read value from Mode Register | Active MR Reading | | | | | Precharge | Deactivate row in bank or banks | Precharging | 9 | | | | Read | Select column, and start new read burst | Reading | 10,11 | | | Reading | Write | Select column, and start write burst | Writing | 10,11,12 | | | | BST | Read burst terminate | Active | 13 | | | | Write | Select column, and start new write burst | Writing | 10,11 | | | Writing | Read | Select column, and start read burst | Reading | 10,11,14 | | | | BST | Write burst terminate | Active | 13 | | | Power On | Reset | Begin Device Auto-Initialization | Resetting | 7,9 | | | Resetting | MRR | Read value from Mode Register | Resetting MR<br>Reading | | | #### Notes: - The table applies when both CKEn-1 and CKEn are HIGH, and after t<sub>XSR</sub> or t<sub>XP</sub> has been met if the previous state was Power Down. - 2. All states and sequences not shown are illegal or reserved. - 3. Current State Definitions: - Idle: The bank or banks have been precharged, and t<sub>RP</sub> has been met. - Active: A row in the bank has been activated, and t<sub>RCD</sub> has been met. No data bursts / accesses and no register accesses are in progress. - Reading: A Read burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated. Writing: A Write burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated. - 4. The following states must not be interrupted by a command issued to the same bank. NOP commands or allowable commands to the other bank must be issued on any clock edge occurring during these states. Allowable commands to the other banks are determined by its current state, and according to Table of Current State Bank n Command to Bank m. Precharging: starts with the registration of a Precharge command and ends when t<sub>RP</sub> is met. Once t<sub>RP</sub> is met, the bank will be in the idle state. - Row Activating: starts with registration of an Activate command and ends when $t_{RCD}$ is met. Once $t_{RCD}$ is met, the bank will be in the 'Active' state. - Read with AP Enabled: starts with the registration of the Read command with Auto Precharge enabled and ends when t<sub>RP</sub> has been met. Once t<sub>RP</sub> has been met, the bank will be in the idle state. - Write with AP Enabled: starts with registration of a Write command with Auto Precharge enabled and ends when t<sub>RP</sub> has been met. Once t<sub>RP</sub> is met, the bank will be in the idle state. - The following states must not be interrupted by any executable command; NOP commands must be applied to each positive clock edge during these states. - Refreshing (Per Bank): starts with registration of a Refresh (Per Bank) command and ends when t<sub>RFCpb</sub> is met. Once t<sub>RFCpb</sub> is met, the bank will be in the idle state. - Refreshing (All Bank): starts with registration of a Refresh (All Bank) command and ends when t<sub>RFCab</sub> is met. Once t<sub>RFCab</sub> is met, the device will be in the all banks idle state. - Idle MR Reading: starts with the registration of a MRR command and ends when t<sub>MRR</sub> has been met. Once t<sub>MRR</sub> has been # M54D1G1664A ### Operation Temperature Condition -40°C~85°C met, the bank will be in the idle state. Resetting MR Reading: starts with the registration of a MRR command and ends when t<sub>MRR</sub> has been met. Once t<sub>MRR</sub> has been met, the bank will be in the resetting state. Active MR Reading: starts with the registration of a MRR command and ends when t<sub>MRR</sub> has been met. Once t<sub>MRR</sub> has been met, the bank will be in the active state. MR Writing: starts with the registration of a MRW command and ends when $t_{MRW}$ has been met. Once $t_{MRW}$ has been met, the bank will be in the idle state. Precharging All: starts with the registration of a Precharge All command and ends when $t_{RP}$ is met. Once $t_{RP}$ is met, the bank will be in the idle state. - 6. Bank-specific; requires that the bank is idle and no bursts are in progress. - 7. Not bank-specific; requires that all banks are idle and no bursts are in progress. - 8. Not bank-specific; reset command is achieved through Mode Register Write command. - 9. This command may or may not be bank specific. If all banks are being precharged, they must be in a valid state for precharging. - A command other than NOP should not be issued to the same bank while a Read or Write burst with Auto Precharge is enabled. - 11. The new Read or Write command could be Auto Precharge enabled or Auto Precharge disabled. - 12. A Write command can be applied after the completion of the Read burst; otherwise, a BST must be used to end the Read prior to asserting a Write command. - 13. Not bank-specific. Burst Terminate (BST) command affects the most recent read/write burst started by the most recent Read/Write command, regardless of bank. - 14. A Read command may be applied after the completion of the Write burst; otherwise, a BST must be used to end the Write prior to asserting a Read command. - 15. If a Precharge command is issued to a bank in the idle state, t<sub>RP</sub> shall still apply. Publication Date: Feb. 2020 Revision: 1.1 125/131 # Table of Current State Bank n - Command to Bank m $^{1-6}$ | Current State of<br>Bank n | Command for<br>Bank m | Operation | Next State for Bank m | Notes | |-------------------------------|-------------------------------------------------|--------------------------------------------------------------------|--------------------------------------|----------| | Any | NOP | Continue previous operation | Current State of Bank m | | | Idle | Any | Any command allowed to Bank m | - | 18 | | | Activate | Select and activate row in Bank m | Active | 7 | | | Read | Select column, and start read burst from Bank m | Reading | 8 | | Row Activating, | Write | Select column, and start write burst to Bank m | Writing | 8 | | Active, or<br>Precharging | Precharge Deactivate row in bank or banks | | Precharging | 9 | | Frecharging | MRR | Read value from Mode Register | Idle MR Reading or Active MR Reading | 10,11,13 | | | BST | Read or Write burst terminate an ongoing Read/Write from/to Bank m | Active | 18 | | | Read | Select column, and start read burst from Bank m | Reading | 8 | | Reading (Auto precharge | Write | Select column, and start write burst to Bank m | Writing | 8,14 | | disabled) | Activate | Select and activate row in Bank m | Active | | | | Precharge | Deactivate row in bank or banks | Precharging | 9 | | | Read | Select column, and start read burst from Bank m | Reading | 8,16 | | Writing (Auto precharge | Write | Select column, and start write burst to Bank m | Writing | 8 | | disabled) | Activate | Select and activate row in Bank m | Active | | | | Precharge | Deactivate row in bank or banks | Precharging | 9 | | | Read | Select column, and start read burst from Bank m | Reading | 8,15 | | Reading with Auto precharge | Write | Select column, and start write burst to Bank m | Writing | 8,14,15 | | | Activate | Select and activate row in Bank m | Active | | | | Precharge | Deactivate row in bank or banks | Precharging | 9 | | Writing with<br>Autoprecharge | Read Select column, and start read burst Bank m | | Reading | 8,15,16 | | | Write | Select column, and start write burst to Bank m | Writing | 8,15 | | - | Activate | Select and activate row in Bank m | Active | | | | Precharge | Deactivate row in bank or banks | Precharging | 9 | | Power On | Reset | Begin Device Auto-Initialization | Resetting | 12,17 | | Resetting | MRR | Read value from Mode Register | Resetting MR Reading | | #### Notes: - 1. The table applies when both CKEn-1 and CKEn are HIGH, and after t<sub>XSR</sub> or t<sub>XP</sub> has been met if the previous state was Self Refresh or Power Down. - 2. All states and sequences not shown are illegal or reserved. - 3. Current State Definitions: Idle: the bank has been precharged, and $t_{\text{RP}}\ \text{has}$ been met. Active: a row in the bank has been activated, and t<sub>RCD</sub> has been met. No data bursts/accesses and no register accesses are ### Operation Temperature Condition -40°C~85°C in progress. Reading: a Read burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated. Writing: a Write burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated. - 4. Refresh, Self Refresh, and Mode Register Write commands can only be issued when all bank are idle. - 5. A Burst Terminate (BST) command cannot be issued to another bank; it applies to the bank represented by the current state only. - 6. The following states must not be interrupted by any executable command; NOP commands must be applied during each clock cycle while in these states: - Idle MR Reading: starts with the registration of a MRR command and ends when $t_{MRR}$ has been met. Once $t_{MRR}$ has been met, the bank will be in the idle state. Resetting MR Reading: starts with the registration of a MRR command and ends when t<sub>MRR</sub> has been met. Once t<sub>MRR</sub> has been met, the bank will be in the resetting state. Active MR Reading: starts with the registration of a MRR command and ends when $t_{MRR}$ has been met. Once $t_{MRR}$ has been met, the bank will be in the active state. MR Writing: starts with the registration of a MRW command and ends when $t_{MRW}$ has been met. Once $t_{MRW}$ has been met, the bank will be in the idle state. - 7. t<sub>RRD</sub> must be met between Activate command to Bank n and a subsequent Activate command to Bank m. - 8. Reads or Writes listed in the Command column include Reads and Writes with Auto Precharge enabled and Reads and Writes with Auto Precharge disabled. - 9. This command may or may not be bank specific. If all banks are being precharged, they must be in a valid state for precharging. - 10. MRR is allowed during the Row Activating state (Row Activating starts with registration of an Activate command and ends when t<sub>RCD</sub> is met.) - 11. MRR is allowed during the Precharging state. (Precharging starts with registration of a Precharge command and ends when t<sub>RP</sub> is met. - 12. Not bank-specific; requires that all banks are idle and no bursts are in progress. - 13. The next state for Bank m depends on the current state of Bank m (Idle, Row Activating, Precharging, or Active). The reader shall note that the state may be in transition when a MRR is issued. Therefore, if Bank m is in the Row Activating state and Precharging, the next state may be Active and Precharge dependent upon t<sub>RCD</sub> and t<sub>RP</sub> respectively. - 14. A Write command may be applied after the completion of the Read burst; otherwise a BST must be issued to end the Read prior to asserting a Write command. - 15. Read with auto precharge enabled or a Write with auto precharge enabled may be followed by any valid command to other banks provided that the timing restrictions of auto precharge are followed. - 16. A Read command may be applied after the completion of the Write burst; otherwise, a BST must be issued to end the Write prior to asserting a Read command. - 17. Reset command is achieved through Mode Register Write command. - 18. BST is allowed only if a Read or Write burst is ongoing. ## **Table of Data Mask Truth Table** | Name (Functional) | DM | DQs | Note | |-------------------|----|-------|------| | Write enable | L | Valid | 1 | | Write inhibit | Н | Х | 1 | Note: Used to mask write data, provided coincident with the corresponding data. Publication Date: Feb. 2020 Revision: 1.1 127/131 # **Simplified Bus Interface State Diagram** Note: All banks are precharged in the idle state. # PACKING DIMENSIONS # 134-BALL (10x11.5 mm) | Symbol | Dimension in mm | | | Dimension in inch | | | | |-----------------------|-----------------|----------|-------|-------------------|-----------|-------|--| | | Min | Norm | Max | Min | Norm | Max | | | Α | - | - | 1.00 | - | - | 0.039 | | | <b>A</b> <sub>1</sub> | 0.27 | 0.32 | 0.37 | 0.011 | 0.013 | 0.015 | | | Фь | 0.35 | 0.40 | 0.45 | 0.014 | 0.016 | 0.018 | | | D | 9.90 | 10.00 | 10.10 | 0.390 | 0.394 | 0.398 | | | E | 11.40 | 11.50 | 11.60 | 0.449 | 0.453 | 0.457 | | | D <sub>1</sub> | | 5.85 BSC | | | 0.230 BSC | | | | E <sub>1</sub> | 10.40 BSC | | | | 0.409 BSC | | | | е | 0.65 BSC | | | | 0.026 BSC | | | Controlling dimension : Millimeter. (Revision date : May 23 2018) Publication Date: Feb. 2020 Revision: 1.1 129/131 Operation Temperature Condition -40°C~85°C # **Revision History** | Revision | Date | Description | |----------|------------|--------------| | 1.0 | 2019.04.26 | Original | | 1.1 | 2020.02.26 | Correct typo | Publication Date: Feb. 2020 Revision: 1.1 130/131 # **Important Notice** All rights reserved. No part of this document may be reproduced or duplicated in any form or by any means without the prior permission of ESMT. The contents contained in this document are believed to be accurate at the time of publication. ESMT assumes no responsibility for any error in this document, and reserves the right to change the products or specification in this document without notice. The information contained herein is presented only as a guide or examples for the application of our products. No responsibility is assumed by ESMT for any infringement of patents, copyrights, or other intellectual property rights of third parties which may result from its use. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of ESMT or others. Any semiconductor devices may have inherently a certain rate of failure. To minimize risks associated with customer's application, adequate design and operating safeguards against injury, damage, or loss from such failure, should be provided by the customer when making application designs. ESMT's products are not authorized for use in critical applications such as, but not limited to, life support devices or system, where failure or abnormal operation may directly affect human lives or cause physical injury or property damage. If products described here are to be used for such kinds of application, purchaser must do its own quality assurance testing appropriate to such applications. Publication Date: Feb. 2020 Revision: 1.1 131/131